The CAD Library of the Future

Tom Hausherr
Director of Technology
# CONTENTS

<table>
<thead>
<tr>
<th>SECTION</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ABSTRACT</td>
</tr>
<tr>
<td>1.1</td>
<td>Abstract</td>
</tr>
<tr>
<td>2</td>
<td>ELECTRONIC STANDARD ORGANIZATIONS</td>
</tr>
<tr>
<td>2.1</td>
<td>Standard Organizations</td>
</tr>
<tr>
<td>3</td>
<td>LAND PATTERN NAMING CONVENTION</td>
</tr>
<tr>
<td>3.1</td>
<td>IPC-7351 SMT Standard Land Patterns</td>
</tr>
<tr>
<td>3.2</td>
<td>PCB Libraries SMT Non-Standard Land Patterns</td>
</tr>
<tr>
<td>3.3</td>
<td>Through Hole Land Patterns</td>
</tr>
<tr>
<td>3.4</td>
<td>Connector Land Patterns</td>
</tr>
<tr>
<td>3.5</td>
<td>Syntax Explanations</td>
</tr>
<tr>
<td>4</td>
<td>COMPONENT LEAD FORMS</td>
</tr>
<tr>
<td>4.1</td>
<td>Standard JEDEC Component Leads</td>
</tr>
<tr>
<td>5</td>
<td>SOLDER JOINT TOLERANCE</td>
</tr>
<tr>
<td>5.1</td>
<td>Component Lead Space Tolerance</td>
</tr>
<tr>
<td>5.2</td>
<td>Land Pattern Pad Length Tolerance</td>
</tr>
<tr>
<td>6</td>
<td>SOLDER JOINT ANALYSIS</td>
</tr>
<tr>
<td>6.1</td>
<td>Solder Joint Toe, Heel and Side Goal</td>
</tr>
<tr>
<td>7</td>
<td>MANUFACTURING TOLERANCE</td>
</tr>
<tr>
<td>7.1</td>
<td>Fabrication Tolerances</td>
</tr>
<tr>
<td>7.2</td>
<td>Assembly Tolerances</td>
</tr>
<tr>
<td>7.3</td>
<td>Component Terminal Tolerances</td>
</tr>
<tr>
<td>7.4</td>
<td>Dimension and Tolerance Analysis</td>
</tr>
<tr>
<td>8</td>
<td>ZERO COMPONENT ORIENTATION</td>
</tr>
<tr>
<td>8.1</td>
<td>Pick &amp; Place Machine Tape &amp; Reel Orientation Requirements</td>
</tr>
<tr>
<td>9</td>
<td>LAND PATTERN ORIGIN</td>
</tr>
<tr>
<td>9.1</td>
<td>CAD Library Part Origins</td>
</tr>
<tr>
<td>9.2</td>
<td>Sample Pictures of Land Pattern Origins</td>
</tr>
<tr>
<td>10</td>
<td>PLACEMENT COURTYARD</td>
</tr>
<tr>
<td>10.1</td>
<td>SMT Placement Courtyard</td>
</tr>
<tr>
<td>10.2</td>
<td>Sample Part Placement</td>
</tr>
<tr>
<td>10.3</td>
<td>Land Pattern Courtyard Determination</td>
</tr>
<tr>
<td>11</td>
<td>SILKSCREEN OUTLINE &amp; POLARITY</td>
</tr>
<tr>
<td>11.1</td>
<td>Silkscreen Outlines</td>
</tr>
<tr>
<td>11.2</td>
<td>Silkscreen Polarity Markings</td>
</tr>
<tr>
<td>12</td>
<td>ASSEMBLY OUTLINE &amp; POLARITY MARK</td>
</tr>
<tr>
<td>12.1</td>
<td>Assembly Drawing Outlines</td>
</tr>
<tr>
<td>12.2</td>
<td>Assembly Polarity Marking</td>
</tr>
</tbody>
</table>
13 PADSTACKS ................................................................................................................. 13-1
  13.1 Surface Mount Padstack .......................................................................................... 13-1
  13.2 Through Hole Padstack ......................................................................................... 13-1

14 3D COMPONENT OUTLINE .................................................................................... 14-1
  14.1 Component 3D Modeling ......................................................................................... 14-1
  14.2 Sample 3D Model Using Solidworks ....................................................................... 14-2

15 IPC-7351 3-TIER LIBRARY SYSTEM ...................................................................... 15-7
  15.1 The IPC-7351 3-Tier Construction ......................................................................... 15-7
  15.2 IPC-7351 Specification ......................................................................................... 15-8
  15.3 IPC-7351 Free Library Construction for PADS ...................................................... 15-8

16 IPC-2581 NEUTRAL CAD FORMAT ........................................................................ 16-1
  16.1 Electronic Product Hardware Design Automation .................................................. 16-1
  16.2 The Electronics Industry ......................................................................................... 16-1
  16.3 IPC-2581 Neutral CAD Database Format ............................................................... 16-3

17 TRANSITIONING TO THE METRIC SYSTEM ......................................................... 17-1
  17.1 Metrication of the PCB Design Industry ................................................................. 17-1

18 CONCLUSION .............................................................................................................. 18-2
1 ABSTRACT

1.1 Abstract

The electronics industry is constantly growing and introducing new technology sometimes faster than we can keep up with. This paper reviews one of the single most important, but sometimes overlooked or taken for granted, aspects of the electronics industry, The CAD Library Land Pattern.

Every electronic component requires a solder land pattern for PCB layout. The solder pattern can be placed into two categories.

1. Meet all the industry standard requirements for the sole purpose of electronic product creation automation.

2. Fail to meet the industry standard requirements and create electronic product creation chaos.

This paper will describe the industry standard requirements so EE Engineers, PCB Designers and PCB Assembly Lines can fully automate their processes, become more efficient and productive. This of course will lead to faster product development cycles, reduction in overall costs, and reduction in error rate. If correctly implemented, you can eventually achieve elimination of duplication.

On the other hand, if you do not follow standardization, there are companies that exist that will gladly take your money to verify whether the land patterns you created are correctly built. But, even if the component will fit the land pattern that you created, there are still other factors, like “Zero Component Rotation”, that must be considered to automate the manufacturing process.

The CAD Library of the Future will be a “One World Standard Library”, across all CAD tool platforms, that will be accepted by the electronics industry to eliminate duplication of effort and automate all of the engineering, design layout, manufacturing and assembly processes.

The following pages explain the criteria needed to create “The CAD Library of the Future”. But first, let’s meet the key players whose goal is to standardize the electronics product development industry.
Standard component package outlines come from industry standard organizations that specialize in component packaging data and standardization of documents and publications.

These organizations include JEDEC, EIA, IEC, NIST, IPC, ANSI, EIAJ, NEMI and JEITA.

2.1 Standard Organizations
3 LAND PATTERN NAMING CONVENTION

3.1 IPC-7351A SMT Standard Land Patterns

<table>
<thead>
<tr>
<th>Component, Category</th>
<th>Land Pattern Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ball Grid Array’s</td>
<td>BGA + Pin Qty + C or N + Pitch P + Ball Columns X Ball Rows X Body Length X Body Width X Height</td>
</tr>
<tr>
<td>BGA w/Staggered Pins</td>
<td>BGAS + Pin Qty + C or N + Pitch P + Ball Columns X Ball Rows X Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Chip, Array, Concave</td>
<td>CAPC + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Capacitors, Chip, Array, Flat</td>
<td>CAPCAF + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Chip, Non-polarized</td>
<td>CAP + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Chip, Polarized</td>
<td>CAPCP + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Chip, Wire Rectangle</td>
<td>CAPCWR + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Molded, Non-polarized</td>
<td>CAPM + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Molded, Polarized</td>
<td>CAPMP + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Capacitors, Aluminum Electrolytic</td>
<td>CAPE + Base Body Size X Height</td>
</tr>
<tr>
<td>Ceramic Flat Packages</td>
<td>CGA + Pitch P + Number of Pin Columns X Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Diodes, Molded</td>
<td>DIOM + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Inductors, Chip</td>
<td>INDC + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Inductors, Molded</td>
<td>INDM + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Inductors, Precision Wire Wound</td>
<td>INDP + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Inductors, Chip, Array, Concave</td>
<td>INDCAF + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Inductors, Flat</td>
<td>INDC + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Land Grid Array</td>
<td>LGA + Pin Qty - Pitch P + Ball Columns X Ball Rows X Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Oscillators, Side Concave</td>
<td>OSCSC + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Oscillators, J-Lead</td>
<td>OSECJ + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Oscillators, L-Bend Lead</td>
<td>OSCL + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Oscillators, Corner Concave</td>
<td>OSCALL + Pitch P + Body Length X Body Width X Height + Pin Qty</td>
</tr>
<tr>
<td>Plastic Leaded Chip Carriers</td>
<td>PLCC + Pitch P + Lead Span L1 X Lead Span L2 X Nominal X Pin Qty</td>
</tr>
<tr>
<td>Pull-back Flat Packages</td>
<td>PQFN + Pitch P + Body Width X Body Length X Height + Pin Qty + Thermal Pad</td>
</tr>
<tr>
<td>Pull-back Flat Packages w/Bumper Corners</td>
<td>PQFN + Pitch P + Body Width X Body Length X Height + Pin Qty + Thermal Pad</td>
</tr>
<tr>
<td>Poly-Ball Quad Flat Packages</td>
<td>PBQFP + Pitch P + Lead Span L1 X Lead Span L2 X Nominal X Pin Qty</td>
</tr>
<tr>
<td>Quadrature Crystal Oscillators</td>
<td>QFC + Pitch P + Lead Span L1 X Lead Span L2 X Nominal X Pin Qty</td>
</tr>
<tr>
<td>Quad Leadless Ceramic Chip Carriers</td>
<td>LCC + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistor Chip</td>
<td>RESC + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Concave</td>
<td>RESCA + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Convex, E-Version (Even Pin Size)</td>
<td>RESCAEX + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Convex, S-Version (Side Pins Diff)</td>
<td>RESCAXS + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Flat</td>
<td>RESCAF + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip</td>
<td>RESM + Body Length + Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Convex, S-Version (Side Pins Diff)</td>
<td>RESCA + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Resistors, Chip, Array, Convex, E-Version (Even Pin Size)</td>
<td>RESCAEX + Pitch P + Body Length X Body Width X Height</td>
</tr>
<tr>
<td>Small Outline IC, J-Leaded</td>
<td>SOJ + Pitch P + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>Small Outline Integrated Circuit, (50 mil Pitch SOIC)</td>
<td>SOIC127P + Lead Span Nominal X Height + Pin Qty</td>
</tr>
<tr>
<td>Small Outline Package, Lead &gt; 0.625 mm</td>
<td>SOP + Lead Span L1 X Lead Span L2 X Nominal X Pin Qty</td>
</tr>
<tr>
<td>Small Outline Packages, Lead &lt; 0.625 mm</td>
<td>SOP + Lead Span L1 X Lead Span L2 X Nominal X Pin Qty</td>
</tr>
<tr>
<td>Thin Small Outline Packages, Lead = 1.000 mm</td>
<td>TSOP + Pitch P + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>Thin Small Outline Packages, Lead = 1.000 mm</td>
<td>TSOP + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>Thin Small Outline Packages, Lead = 1.000 mm</td>
<td>TSOP + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>Very Small Outline Packages, 0.762mm Pitch (0.30&quot; Pitch)</td>
<td>VSOP762P + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>Small Outline No-lead (0.3 - 0.8mm Pitch)</td>
<td>SON + Pitch P + Body Width X Body Length X Height + Pin Qty + Thermal Pad</td>
</tr>
<tr>
<td>Pull-back Small Outline No-lead</td>
<td>PSON + Pitch P + Body Width X Body Length X Height + Pin Qty + Thermal Pad</td>
</tr>
<tr>
<td>SOD (Example: SOD3717X135 = JEDEC SOD123)</td>
<td>SOD + Lead Span Nominal + Body Width X Height</td>
</tr>
<tr>
<td>SOT89 (JEDEC Standard Package)</td>
<td>SOT89</td>
</tr>
<tr>
<td>SOT143 &amp; SOT343 (JEDEC Standard Package)</td>
<td>SOT143 &amp; SOT343</td>
</tr>
<tr>
<td>SOT223 &amp; SOT223 Packages (Example: SOT230P00X180-4)</td>
<td>SOT + Pitch P + Lead Span Nominal X Pin Qty</td>
</tr>
<tr>
<td>TO (Generic DPAK - Example: TO228P970X238-3)</td>
<td>TO + Pitch P + Lead Span X Height + Pin Qty</td>
</tr>
</tbody>
</table>
Notes:
1. All dimensions are in Metric Units
2. All Lead Span and Height numbers go two places past the decimal point and “include” trailing Zeros
3. All Lead Span and Height numbers go two places before the decimal point and “remove” leading Zeros
4. All Chip Component Body Sizes are one place to each side of the decimal point
5. All Pitch Sizes are two places to the right & left of decimal point with no leading Zeros but include trailing zeros

3.2 PCB Libraries SMT Non-Standard Land Patterns

Amplifiers .......................................................... AMP_Mfr.’s Part Number
Batteries .......................................................... BAT_Mfr.’s Part Number
Capacitors, Variable .......................................... CAPV_Mfr.’s Part Number
Capacitors, Chip, Array, Concave (Pins on 2 or 4 sides) ........................................... CAPCAV_Mfr Series No. - Pin Qty
Capacitors, Chip, Array, Convex (Pins on 2 sides) .................................................. CAPCAX_Mfr Series No. - Pin Qty
Capacitors, Chip, Array, Flat (Pins on 2 sides) ........................................................ CAPCAF_Mfr Series No. - Pin Qty
Capacitors, Miscellaneous ..................................... CAP_Mfr.’s Part Number
Crystals .......................................................... XTAL_Mfr.’s Part Number
Diodes, Miscelleneous ........................................... DIO_Mfr.’s Part Number
Inductors, Bridge Rectifiers .................................. DIBR_Mfr.’s Part Number
Ferrite Beads .................................................... FB_Mfr.’s Part Number
Fiducials .......................................................... FID + Pad Size X Solder Mask Size
Filters ............................................................... FIL_Mfr.’s Part Number
Fuses ............................................................... FUSE_Mfr.’s Part Number
Fuse, Releasable .................................................. FUSER_Mfr.’s Part Number
Inductors, Miscellaneous ...................................... IND_Mfr.’s Part Number
Inductors, Chip, Array, Concave (Pins on 2 or 4 sides) ........................................... INDCAV_Mfr Series No. - Pin Qty
Inductors, Chip, Array, Convex (Pins on 2 sides) .................................................. INDCAX_Mfr Series No. - Pin Qty
Inductors, Chip, Array, Flat (Pins on 2 sides) ........................................................ INDCAF_Mfr Series No. - Pin Qty
Keypad ............................................................ KEYPAD_Mfr.’s Part Number
LEDS ............................................................... LED_Mfr.’s Part Number
LEDS, Chip ....................................................... LED_Mfr.’s Part Number
Liquid Crystal Display .......................................... LCD_Mfr.’s Part Number
Microphones .................................................... MIC_Mfr.’s Part Number
Opto Isolators ..................................................... OPTO_Mfr.’s Part Number
Oscillators ......................................................... OSC_Mfr.’s Part Number
Resistors, Chip, Array, Concave (Pins on 2 or 4 sides) ........................................... RESCAV_Mfr Series No. - Pin Qty
Resistors, Chip, Array, Convex (Pins on 2 sides) .................................................. RESCAX_Mfr Series No. - Pin Qty
Resistors, Chip, Array, Flat (Pins on 2 sides) ........................................................ RESCAF_Mfr Series No. - Pin Qty
Relays ............................................................... RELAY_Mfr.’s Part Number
Speakers .......................................................... SPKR_Mfr.’s Part Number
Switches .......................................................... SW_Mfr.’s Part Number
Test Points, Round ............................................. TP + Pad Size (1 place left of decimal and 2 places right of decimal, Example TP100 = 1.00mm)
Test Points, Square ............................................. TPS + Pad Size (1 place left of decimal and 2 places right of decimal)
Test Points, Rectangle ........................................... TP + Pad Length X Pad Width (1 place left of decimal and 2 places right of decimal)
Thermistors ....................................................... THERM_Mfr.’s Part Number
Transducers (IRDA’s) ............................................. XDCR_Mfr.’s Part Number
Transient Voltage Suppressors .............................................................. TVS + Body Length + Body Width
Transient Voltage Suppressors, Polarized .................................................. TVSP + Body Length + Body Width
Transistor Outlines, Custom ..................................... TRANS_Mfr.’s Part Number
Transformers ...................................................... XFMR_Mfr.’s Part Number
Trimmers & Potentiometers .................................. TRIM_Mfr.’s Part Number
Tuners .............................................................. TUNER_Mfr.’s Part Number
Varistors .......................................................... VAR_Mfr.’s Part Number
Voltage Controlled Oscillators ........................................... VCO_Mfr.’s Part Number
Voltage Regulators, Custom ........................................ VREG_Mfr.’s Part Number

Note: All dimensions are in Metric Units and all numbers go two places past the decimal point
### 3.3 Through Hole Land Patterns

<table>
<thead>
<tr>
<th>Component, Category</th>
<th>Land Pattern Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>AMP_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Batteries</td>
<td>BAT_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Bridge Rectifiers</td>
<td>DIOB_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Capacitors, Non Polarized Axial</td>
<td>CAPA + Pin Spacing - Body Length X Body Diameter in Metric</td>
</tr>
<tr>
<td>Capacitors, Non Polarized Radial, Round</td>
<td>CAPR + Pin Spacing - Body Diameter X Component Height in Metric</td>
</tr>
<tr>
<td>Capacitors, Non Polarized Radial, Oval</td>
<td>CAPR + Pin Spacing - Body Width X Body Length X Component Height in Metric</td>
</tr>
<tr>
<td>Capacitors, Polarized Axial</td>
<td>CAPPA + Pin Spacing - Body Length X Body Diameter in Metric</td>
</tr>
<tr>
<td>Capacitor, Polarized Radial</td>
<td>CAPPR + Pin Spacing - Body Diameter X Component Height in Metric</td>
</tr>
<tr>
<td>Crystals</td>
<td>XTAL_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Diodes, JEDEC Standard</td>
<td>DO-JEDEC Part Number</td>
</tr>
<tr>
<td>Diodes, Miscellaneous</td>
<td>DIO_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Dual-In-Line Packages</td>
<td>DIP + Pin Qty + Pin Span in MILS</td>
</tr>
<tr>
<td>Dual-In-Line Sockets</td>
<td>DIPS + Pin Qty + Pin Span in MILS</td>
</tr>
<tr>
<td>Ferrite Beads</td>
<td>FB_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Filters</td>
<td>FIL_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Fuses</td>
<td>FUSE_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Fuses, Resettable</td>
<td>FUSER_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Headers, 100' Pin Centers</td>
<td>HDR + Number of Rows X Number of pins per Row</td>
</tr>
<tr>
<td>Heat Sinks</td>
<td>HSINK_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Inductors</td>
<td>IND_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Jumpers, Wire</td>
<td>JUMP + Distance between Pads in Metric</td>
</tr>
<tr>
<td>LED's</td>
<td>LED_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Liquid Crystal Display</td>
<td>LCD_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Microphones</td>
<td>MIC_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Mounting Holes Nonplated</td>
<td>MTG + Hole Size in Metric</td>
</tr>
<tr>
<td>Mounting Holes Plated</td>
<td>MTG + Hole Size Pad Size in Metric</td>
</tr>
<tr>
<td>Mounting Holes Plated with 8 Vias</td>
<td>MTG + Hole Size Pad Size in Metric - VIA</td>
</tr>
<tr>
<td>MOV</td>
<td>MOV_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Opto Isolators</td>
<td>OPTO_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Oscillators</td>
<td>OSC_Mfr.'s Part Number</td>
</tr>
<tr>
<td>PAD</td>
<td>PAD + Pad Size X Hole Size in Metric + H</td>
</tr>
<tr>
<td>Photo Detectors</td>
<td>PHODET_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Pin Grid Array's</td>
<td>PGA + Number of Pin Rows X Number of Pin Columns - Pin Qty</td>
</tr>
<tr>
<td>Regulators</td>
<td>REG_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Relays</td>
<td>RELAY_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Resistors, Axial Leads</td>
<td>RES + Pad Spacing - Body Length X Body Diameter in Metric</td>
</tr>
<tr>
<td>Resistor Networks</td>
<td>SIP + Pin Qty</td>
</tr>
<tr>
<td>Shield, off the shelf</td>
<td>SHIELD_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Shield, Custom</td>
<td>SHIELD + Body Length X Body Width in Metric</td>
</tr>
<tr>
<td>Speakers</td>
<td>SPKR_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Stiffeners</td>
<td>STIF_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Switches</td>
<td>SW_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Test Points, Round</td>
<td>TP + Pad Size X Hole Size in Metric + H</td>
</tr>
<tr>
<td>Test Points, Square</td>
<td>TPS + Pad Size X Hole Size in Metric + H</td>
</tr>
<tr>
<td>Test Points, Top Pad &amp; Bottom Pad are Different Size</td>
<td>TP + Top Pad X Bottom Pad X Hole Size in Metric + H</td>
</tr>
<tr>
<td>Thermistors</td>
<td>THERM_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Transducers (IRDA's)</td>
<td>XDCR_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Transient Voltage Suppressors</td>
<td>TVS + Mfr.'s Part Number</td>
</tr>
<tr>
<td>Transient Voltage Suppressors, Polarized</td>
<td>TVSP + Mfr.'s Part Number</td>
</tr>
<tr>
<td>Transistor Outlines, Standard</td>
<td>TO-JEDEC Number</td>
</tr>
<tr>
<td>Transformers</td>
<td>TRANS_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Trimmers &amp; Potentiometers</td>
<td>TRIM_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Tuners</td>
<td>TUNER_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Varistors</td>
<td>VAR_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Voltage Controlled Oscillator</td>
<td>VCO_Mfr.'s Part Number</td>
</tr>
<tr>
<td>Voltage Regulators</td>
<td>TO-JEDEC Number</td>
</tr>
</tbody>
</table>

**Note:** All dimensions are in Metric Units and all numbers go two places past the decimal point
3.4 Connector Land Patterns

<table>
<thead>
<tr>
<th>Library Name</th>
<th>Land Pattern Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>AMP™</td>
<td>AMPHENOL_Part Number</td>
</tr>
<tr>
<td>MOLEX™</td>
<td>AVX_Part Number</td>
</tr>
<tr>
<td>SAMTEC™</td>
<td>BERG_Part Number</td>
</tr>
<tr>
<td>CONNECTORS</td>
<td>CUI-STACK_Part Number</td>
</tr>
<tr>
<td>3M™</td>
<td>HIROSE_Part Number</td>
</tr>
<tr>
<td>AMPHENOL™</td>
<td>ITT_Part Number</td>
</tr>
<tr>
<td>AVX™</td>
<td>JWT_Part Number</td>
</tr>
<tr>
<td>BERG™</td>
<td>JST_Part Number</td>
</tr>
<tr>
<td>CUI-STACK™</td>
<td>KYCON_Part Number</td>
</tr>
<tr>
<td>HIROSE™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>AMPHENOL™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>BERG™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>CUI-STACK™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>HIROSE™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>ITT CANNON™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>JWT™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>JST™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>KYCON™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>PHOENIX™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>SIEMENS™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>SPEEDTECH™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>STEWART™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>SWITCHCRAFT™</td>
<td>PHOENIX_Part Number</td>
</tr>
<tr>
<td>YAMAICHI™</td>
<td>PHOENIX_Part Number</td>
</tr>
</tbody>
</table>

3.5 Syntax Explanation

The + (plus sign) stands for “in addition to” (no space between the prefix and the body size)
The _ (underscore) is the separator between the Prefix and the Mfr Part Number.
The X (dash) is used to separate the pin qty.
The Y (capital letter X) is used instead of the word “by” to separate two numbers such as height X width like “Quad Packages”.

**Connector Libraries:**
In large connector such as AMP, MOLEX and SAMTEC the “Series Number” is used and the pin qty.
Molex Example: 90663-60
The “Connector” library will contain the manufacturer’s name and part number

**Suffixes For Every Common SMT Land Pattern to Describe Environment Use** (This is the last character in every name)
- M: Most Material Condition (Level A)
- N: Nominal Material Condition (Level B)
- L: Least Material Condition (Level C)

Note: This excludes the BGA component family as they only come in the Nominal Environment Condition

**Suffixes for Alternate Components that do not follow the JEDEC, EIA or IEC Standard**
- A: Alternate Component (used primarily for SOP & QFP when Component Tolerance or Lead Size is different)
- B: Alternate Component

**Suffixes for JEDEC and EIA Standard parts that have several alternate packages**
- AA, AB, AC: JEDEC or EIA Component Identifier (Used primarily on QFN and SON component families)

**General Suffixes**
- _VIA: Vias (Mounting Holes with 8 vias) - Example: MTG370X700_VIA
- _HS: HS will be placed between the Pin Qty and the Environment - Example: TO254P1340X300_HS-6N
- _BEC: BEC = Base, Emitter and Collector (Pin assignments used for three pin Transistors)
- _SGD: SGD = Source, Gate and Drain (Pin assignments used for three pin Transistors)
- _321: Alternate pin assignments used for three pin Transistors - Example: SOT95P285X240_321-3N

The CAD Library of the Future will use a Standard Land Pattern Naming Convention
4 COMPONENT LEAD FORMS

4.1 Standard JEDEC Component Leads

The chart below illustrates all the different component leads that must solder to a PCB board.

<table>
<thead>
<tr>
<th>Component Lead Form</th>
</tr>
</thead>
<tbody>
<tr>
<td>BUTT or BALL</td>
</tr>
<tr>
<td>SOLDER LUG</td>
</tr>
<tr>
<td>GULL WING</td>
</tr>
<tr>
<td>INSULATED</td>
</tr>
<tr>
<td>&quot;L&quot; BEND</td>
</tr>
<tr>
<td>NO LEAD</td>
</tr>
<tr>
<td>PIN or PEG</td>
</tr>
<tr>
<td>WRAP.AROUND</td>
</tr>
<tr>
<td>THROUGH-HOLE</td>
</tr>
</tbody>
</table>

JEDEC Standard No. 30-B
Page 18
5 SOLDER JOINT TOLERANCE

5.1 Component Lead Space Tolerance

This Solder Joint Tolerance is for the inside dimension between the component terminal. It is normally represented by the “S” symbol. See the pictures below as a reference.

The “S” dimension is used to calculate the inside spacing of Component Terminal Leads and has Minimum & Maximum values referred to as the “S” Tolerance. The “S” dimensional tolerance has a direct affect on the Toe and Heel values which in turn affect the overall pad length.

For CAPC3216 (1206) example:

RMS tolerance accumulation = $\sqrt{(L_{tol})^2 + 2(T_{tol})^2}$

Where:

$L_{tol} = L_{max} - L_{min}$
$T_{tol} = T_{max} - T_{min}$

tol = tolerance
max = maximum
min = minimum

As an example, the SOIC with 16 leads has the following limits for the “L” (component length) and “T” (terminal length) dimensions:

$L_{min} = 5.8$ mm, $L_{max} = 6.2$ mm
$L_{tol} = L_{max} - L_{min} = 6.2$ mm - 5.8 mm = 0.4 mm
$T_{min} = 0.4$ mm, $T_{max} = 1.27$ mm
$T_{tol} = T_{max} - T_{min} = 1.27$ mm - 0.4 mm = 0.87 mm

Therefore, the calculations for “S” minimum and maximum dimensions are as follows:

$S_{min} = L_{min} - 2T_{max} = 5.8$ mm - 2 (1.27 mm) = 3.26 mm
$S_{max} = L_{max} - 2T_{min} = 6.2$ mm - 2 (0.4 mm) = 5.40 mm
$S_{tol} = S_{max} - S_{min} = 5.4$ mm - 3.26 mm = 2.14 mm
The difference between \( S_{\text{min}} \) and \( S_{\text{max}} \) is 2.14 mm, which is probably a larger tolerance range than the actual range within which these components are manufactured. This worst-case scenario for the tolerance range for “S” can also be calculated by adding the tolerances for the component length and the two terminals:

\[
S_{\text{tol}} = L_{\text{tol}} + 2T_{\text{tol}} = 0.4 \text{ mm} + 2(0.87 \text{ mm}) = 2.14 \text{ mm}
\]

In order to arrive at a more realistic tolerance range, the RMS value is calculated using the tolerances on the dimensions involved (“L” and “T”):

\[
S_{\text{tol}} (\text{RMS}) = \sqrt{(L_{\text{tol}})^2 + 2(T_{\text{tol}})^2} = \sqrt{0.4^2 + 2(0.87)^2} = 1.30 \text{ mm}
\]

The difference between worse case and the RMS value is 2.14 – 1.30 = 0.84. This variation is the difference between the two methods for tolerance analysis. In order to derive a new Maximum and Minimum dimension for “S” to determine land patterns, half of this difference is subtracted from the worse case \( S_{\text{max}} \) (5.4 - 0.42 = 4.98); and half the difference is added to the worse case \( S_{\text{min}} \). (3.26 + 0.42 = 3.68). Thus, 4.98 to 3.68 becomes the variation (Max/Min) for the S dimension.

This technique is used so that a more realistic \( S_{\text{max}} \) dimension is used in the land pattern equations for calculating \( G_{\text{min}} \) (minimum land pattern gap between heel fillets).

### 5.2 Land Pattern Pad Length Tolerance

The “G” dimension is used to calculate the minimum and maximum inside spacing of the solder pad. The “Z” dimension is used to calculate the minimum and maximum outside spacing of the solder pad. See pictures.

The “G” and “Z” values are used to determine the maximum and minimum values of the pad length. They take into consideration the component terminal length tolerance, the Toe value (the pad size on the outside of the component terminal) and the Heel value (the pad size on the inside of the component terminal).

**Solving for Dimension “G”** The inner dimensions between heel fillets on opposing sides are the most important. Inner dimensions are derived by:

a. Establishing the maximum outline of the component as measured from lead termination end to lead termination end. (This dimension is shown as “L,” and is provided by the manufacturer).

b. Establishing the minimum amount of the lead length as measured across the “footprint” (from heel to toe for gull-wing leads). (This dimension is “T,” and is provided by the manufacturer).

c. Subtracting twice the minimum lead length of (T) from the maximum overall component length of (L) to arrive at the maximum length inside the leads across the length
d. Three sets of tolerances are involved in the analysis described within three tolerances on the overall component, plus the tolerances for the lead on each end. Since not all three tolerances are considered at their worst case, a recommended method for determining the statistical impact is to summarize the squares of the tolerances and take the square root of their sum as the RMS (root-mean-square) tolerance difference.

For example:

RMS tolerance accumulation = \( \sqrt{(L_{tol})^2 + 2(T_{tol})^2} \)

Where:

\( L_{tol} = L_{max} - L_{min} \)
\( T_{tol} = T_{max} - T_{min} \)

\( tol = \) tolerance
\( max = \) maximum
\( min = \) minimum

As an example, the SOIC with 16 leads has the following limits for the “L” (component length) and “T” (terminal length) dimensions:

\( L_{min} = 5.8 \text{ mm}, L_{max} = 6.2 \text{ mm} \)
\( L_{tol} = L_{max} - L_{min} = 6.2 \text{ mm} - 5.8 \text{ mm} = 0.4 \text{ mm} \)
\( T_{min} = 0.4 \text{ mm}, T_{max} = 1.27 \text{ mm} \)
\( T_{tol} = T_{max} - T_{min} = 1.27 \text{ mm} - 0.4 \text{ mm} = 0.87 \text{ mm} \)

Therefore, the calculations for “S” minimum and maximum dimensions are as follows:

\( S_{min} = L_{min} - 2T_{max} = 5.8 \text{ mm} - 2(1.27 \text{ mm}) = 3.26 \text{ mm} \)
\( S_{max} = L_{max} - 2T_{min} = 6.2 \text{ mm} - 2(0.4 \text{ mm}) = 5.40 \text{ mm} \)
\( S_{tol} = S_{max} - S_{min} = 5.4 \text{ mm} - 3.26 \text{ mm} = 2.14 \text{ mm} \)

The difference between \( S_{min} \) and \( S_{max} \) is 2.14 mm, which is probably a larger tolerance range than the actual range within which these components are manufactured. This worst-case scenario for the tolerance range for “S” can also be calculated by adding the tolerances for the component length and the two terminals:

\( S_{tol} = L_{tol} + 2T_{tol} = 0.4 \text{ mm} + 2(0.87 \text{ mm}) = 2.14 \text{ mm} \)

In order to arrive at a more realistic tolerance range, the RMS value is calculated using the tolerances on the dimensions involved (“L” and “T”):

\( S_{tol} (\text{RMS}) = \sqrt{(L_{tol})^2 + 2(T_{tol})^2} = \sqrt{0.4^2 + 2(0.87)^2} = 1.29 \text{ mm} \)

\( S_{tol} (\text{RMS}) \) is added to \( S_{min} \) to arrive at a maximum “S” dimension. This technique is used so that a more realistic \( S_{max} \) dimension is used in the land pattern equations for calculating \( G_{min} \) (minimum land pattern gap between heel fillets). In this example, the following calculation is used for \( S_{max} \):

\( S_{max} (\text{RMS}) = S_{min} + S_{tol} (\text{RMS}) \)
\( \quad = 3.26 \text{ mm} + 1.29 \text{ mm} \)
\( \quad = 4.55 \text{ mm} \)

In the above example, the two joints should be rounded to a realistic number. Normally a total Z dimension of 7.0 mm would be acceptable for a density level B land pattern providing a 0.4 mm land protrusion at either end of the SO16 component.
Solving for Dimension “Z” It should be noted that there are various options to determine the tolerances for the component (C), the fabrication allowance (F), and the placement tolerance (P). In determining the calculations for the example in Figure 5.2.1 for the dimension “Z,” one would note that the component “SO16” has an \( L_{\text{max}} \) equal to 6.20 mm, and an \( L_{\text{min}} \) equal to 5.80 mm. With the assumption that “F” is equal to 0.1 mm and “P” is equal to 0.2 mm, the following conditions would be used for determining the “Z” dimension:

\[
Z_{\text{max}} = L_{\text{min}} + 2JT + \sqrt{C^2 + F^2 + P^2}
\]

\[
Z_{\text{max}} = 6.20 \text{ mm} + 2J + \sqrt{0.4^2 + 0.1^2 + 0.2^2}
\]

“G” dimension. This action results in a reduced land pattern at Least Material Condition (LMC). Thus, processing target values should be as close as possible to the basic “Z” and “G” dimensions at Maximum Material Condition (MMC). This concept also holds true for the width (X) of the land dimension which is specified at maximum size.

The variation between the dimensions Z, G, and X are indicated as a fabrication allowance (F). This fabrication allowance represents the maximum variation between the largest land pattern size (MMC) and the least land pattern size (LMC). This does not include material movement which is included in the assembly tolerancing since machine vision capability reevaluates the true position of the land pattern.

In the above example, the two joints should be rounded to a realistic number. Normally a total Z dimension of 7.0 mm would be acceptable for a density level B land pattern providing a 0.4 mm land protrusion at either end of the SO16 component.

The CAD Library of the Future will use Solder Joint Tolerances to determine land pattern pad size.
6 SOLDER JOINT ANALYSIS

6.1 Solder Joint Toe, Heel and Side Goal

The chart below provides an example of the typical Gull Wing component lead Solder Joint Goal

**Round or Flattened Leads**

<table>
<thead>
<tr>
<th>Land pattern characteristics</th>
<th>Maximum Level 1</th>
<th>Median Level 2</th>
<th>Minimum Level 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Toe-land protrusion</td>
<td>1.0</td>
<td>0.65</td>
<td>0.2</td>
</tr>
<tr>
<td>Heel-land protrusion</td>
<td>0.5</td>
<td>0.35</td>
<td>0.2</td>
</tr>
<tr>
<td>Side-land protrusion</td>
<td>0.1</td>
<td>0.1</td>
<td>0.1</td>
</tr>
<tr>
<td>Courtyard excess</td>
<td>0.5</td>
<td>0.25</td>
<td>0.05</td>
</tr>
<tr>
<td>Round-up factor</td>
<td>Nearest 0.5</td>
<td>Nearest 0.5</td>
<td>Nearest 0.05</td>
</tr>
</tbody>
</table>

The chart below provides an example of the typical Gull Wing component lead Solder Joint Goal

**Metal Electrical Face**

<table>
<thead>
<tr>
<th>Land pattern characteristics</th>
<th>Maximum Level 1</th>
<th>Median Level 2</th>
<th>Minimum Level 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Toe-land protrusion</td>
<td>1.0</td>
<td>0.4</td>
<td>0.2</td>
</tr>
<tr>
<td>Heel-land protrusion</td>
<td>0.2</td>
<td>0.1</td>
<td>0.0</td>
</tr>
<tr>
<td>Side-land protrusion</td>
<td>0.2</td>
<td>0.1</td>
<td>0.0</td>
</tr>
<tr>
<td>Courtyard excess</td>
<td>0.5</td>
<td>0.25</td>
<td>0.05</td>
</tr>
<tr>
<td>Round-up factor</td>
<td>Nearest 0.5</td>
<td>Nearest 0.5</td>
<td>Nearest 0.05</td>
</tr>
</tbody>
</table>
The illustration below provides a graphical representation of the Gull Wing component lead to calculate the Toe, Heel and Side minimum and maximum values.

**Solder Joint / Land Protrusion**

- **J** is the desired dimension of solder fillet or land protrusion;
  - **J_t** is the solder fillet or land protrusion at toe;
  - **J_h** is the solder fillet or land protrusion at heel;
  - **J_s** is the solder fillet or land protrusion at side;

The CAD Library of the Future will use Solder Joint Analysis to determine the land pattern pad size.
7 MANUFACTURING TOLERANCE

7.1 Fabrication Tolerances

When calculating a land pattern pad size, a fabrication tolerance must be applied to compensate for the etch-back of every feature on the outer layer of a PC board. To control the line width for impedance calculations, the PC board manufacturer might widen the trace width to compensate for the etch-back process, but they do not widen every surface mount pad size to compensate for the etch-back process.

A fabrication tolerance is added into the pad size equation. The standard fabrication tolerance is ±0.05mm.

Figure 5.2.1 shows the land pattern for an SOIC with gull-wing leads intended to be a companion to the chip component dimensioning concepts shown in Figure 5.2.1. The basic “L” dimension is across the outer extremities of the component lead or terminal.

For the land pattern, dimension “Z” is at maximum size, while the inner extremities (dimension “G”) are dimensioned at minimum size. Unilateral tolerances decreased the basic dimension for “Z” while increasing the basic “G” dimension. This action results in a reduced land pattern at Least Material Condition (LMC). Thus, processing target values should be as close as possible to the basic “Z” and “G” dimensions at Maximum Material Condition (MMC). This concept also holds true for the width (X) of the land dimension which is specified at maximum size.

The variation between the dimensions Z, G, and X are indicated as a fabrication allowance (F). This fabrication allowance represents the maximum variation between the largest land pattern size (MMC) and the least land pattern size (LMC). This does not include material movement which is included in the assembly tolerancing since machine vision capability reevaluates the true position of the land pattern.

7.2 Assembly Tolerances

The assembly process also has a manufacturing tolerance that must be considered. The standard assembly tolerance allowance is ±0.05mm.

Another part of the equation is the assembly variation defined by the letter “P.”

This variation represents the location of the component in relation to its true position as defined by the design. The term diameter of true position (DTP) is used to describe this variation and is a single number that can be used in the dimensional tolerance analysis.

As an example, for establishing the target heel protrusion dimensions of the example shown in Figure 5.2.1, the following conditions would be true:

Where:
J is 0.5 mm (target heel fillet)
C is Stol (RMS) = 1.29 mm (see previous calculations from component dimensions)
F is ±0.05 mm (assumed fabrication tolerance)
P is ±0.05 mm (assumed assembly equipment placement tolerance)

Therefore:
\[ G_{\text{min}} = 4.55 \text{ mm} - 2(0.5 \text{ mm}) - \sqrt{(1.29)^2 + (0.1)^2 + (0.05)^2} = 2.25 \text{ mm} \]
Another major condition for multiple-leaded components that must be considered in land pattern design is lead, termination, or castellation pitch. The pitch describes the basic dimension of the spacing of one component lead termination or castellation to its adjacent counterpart(s). No tolerance is assigned to pitch in the profile dimensioning concept. Differences in pitch are included in the width dimensions of the lead, termination, or castellation which are dimensioned as basic at the minimum size.

The worst-case criteria for determining a dimension. This would require that “C,” “F,” and “P” be added to the minimum dimension of the component length plus the solder joint requirements, in order to determine the maximum dimension of the outer land pattern.

Experience shows that the worst-case analysis is not always necessary; therefore statistical methods are used by taking the square root of the sum of the squares of the tolerances.

This method assumes that all features will not reach their worst case. The equations for determining component land pattern requirements are as follows:

\[
Z_{\text{max}} = L_{\text{min}} + 2J_{T} + \sqrt{C_{L}^{2} + F_{2} + P_{2}}
\]

\[
G_{\text{min}} = S_{\text{max}} - 2J_{H} - \sqrt{C_{S}^{2} + F_{2} + P_{2}}
\]

\[
X_{\text{max}} = W_{\text{min}} + 2J_{S} + \sqrt{C_{W}^{2} + F_{2} + P_{2}}
\]

Where:

- \(Z\) is the overall length of land pattern
- \(G\) is the distance between lands of the pattern
- \(X\) is the width of land pattern
- \(L\) is the overall length of component
- \(S\) is the distance between component terminations
- \(W\) is the width of the lead or termination
- \(J\) is the desired dimension of solder fillet or land protrusion
  - \(J_{T}\) is the solder fillet or land protrusion at toe
  - \(J_{H}\) is the solder fillet or land protrusion at heel
  - \(J_{S}\) is the solder fillet or land protrusion at side

### 7.3 Component Terminal Tolerances

Every component terminal lead has a manufacturing tolerance that the component manufacturer must hold to. The larger the component lead tolerance minimum and maximum values, the longer the land pattern pad must be to compensate for the component manufacturing tolerance.

Below is the mathematical formula for calculating the \(Z\), \(G\) and \(X\) dimensional values by taking into consideration the Component, Fabrication and Assembly Tolerances.

**Land Pattern Equations**

\[
\begin{align*}
Z_{\text{max}} &= L_{\text{min}} + 2J_{T} + \sqrt{C_{L}^{2} + F_{2} + P_{2}} \\
G_{\text{min}} &= S_{\text{max}} - 2J_{H} - \sqrt{C_{S}^{2} + F_{2} + P_{2}} \\
X_{\text{max}} &= W_{\text{min}} + 2J_{S} + \sqrt{C_{W}^{2} + F_{2} + P_{2}}
\end{align*}
\]

*where*

- \(Z\) is the overall length of land pattern;
- \(G\) is the distance between lands of the pattern;
- \(X\) is the width of land pattern;
Land tolerancing is used for lands in a manner similar to that of the components. All tolerances for lands are intended to provide a projected land pattern with individual lands at maximum size. Unilateral tolerances are intended to reduce the land size and thus result in a lesser area for solder joint formation. In order to facilitate companion dimension systems, the land pattern is dimensioned across outer and inner extremities.

The dimensioning concept in this standard uses limiting dimensions and geometric tolerancing to describe the allowable maximum and minimum dimensions of the land pattern. When lands are at their maximum size, the result may be a minimum acceptable space between lands; conversely when lands are at their minimum size, the result may be a minimum acceptable land pattern necessary to achieve the minimum required land protrusion. These thresholds allow for gauging of the land pattern for go/no-go conditions. The whole concept of the dimensioning system described in this document is based on these principles and extends to component mounting dimensions, land pattern dimensions, positioning dimensions, etc., so that the requirements may be examined using optical gauges at any time in the process in order to insure compliance with the tolerance analysis.

### 7.4 Dimension and Tolerance Analysis

In analyzing the design of a component/land pattern system, several things come into play, including the size and position tolerances of the component lead or termination, the tolerances of the land pattern, and the placement accuracy of the man/machine to center the part to the land pattern. The result is the land area available for a solder joint that provides a proper formation of a toe, heel, or side fillet.

System equations have been developed for chip components and multiple leaded parts. These concepts assume that the target values of parts and land patterns are maximized to reflect solder joint formation (i.e., outer dimensions of components at minimum size with outer dimensions of land patterns at maximum size). The equations use the following symbols:

- \( C \) is the unilateral profile tolerance(s) for the component
- \( F \) is the unilateral profile tolerance(s) for the board land pattern
- \( P \) is the diameter of true position placement accuracy to the center of the land pattern

With the assumption that a particular solder joint or solder volume is desired for every component, some methods use \( C \) is the component tolerances.

- \( C_L \) is the tolerance on component length
- \( C_S \) is the tolerance on distance between component terminations
- \( C_W \) is the tolerance on the lead width.
- \( F \) is the printed board fabrication (land pattern geometric) tolerances.
- \( P \) is the part placement tolerance (placement equipment accuracy)

The formula (the square root of the sum of the squares) is identical for both toe and heel solder joint formation (different tolerances are used, however). However, the desired solder joint dimension and the square root of the sum of the squares are added for outer land pattern dimensions and subtracted for inner land pattern dimensions. The result provides the final land pattern dimensions \( Z \), \( G \), and \( X \). The same concept is true for chip, multiple leaded or leadless components. Additionally, pitch with lead-to-land overlap (\( M \)) can be evaluated as well as the space (\( N \)) to reflect the clearance between a lead, termination, or castellation and the adjacent land(s). These latter values are not used in the equations to determine the land pattern sizes, but may be used to limit lead-to-adjacent land proximity and to adjust lead-to-land overlap.

The CAD Library of the Future will use Fabrication, Assembly and Component Lead tolerances.
8 ZERO COMPONENT ORIENTATION

8.1 Pick & Place Machine Tape & Reel Orientation Requirements

The Component Zero Rotation relates to the Pick & Place machine tape and reel and component tubes. The rotation of the actual component in a tray or tape & reel is referred to as the Zero Rotation for the CAD Library part and how it should be built in the CAD library. All CAD Library parts should be built in the CAD system in the same rotation that the component is packaged in the tape and reel or assembly feeder tube.

The JEDEC JEP95 specification and the EIAJ / ANSI 481 are the industry guideline for component packaging information.

This is a list of the most commonly used parts in the world today and their correct Zero Rotation:

1) Chip Capacitors, Resistors and Inductors (RES, CAP and IND) – Pin 1 (Positive) on Left
2) Molded Inductors (INDM), Resistors (RESM) and Tantalum Capacitors (CAPT) – Pin 1 (Positive) on Left
3) Precision Wire-wound Inductors (INDP) – Pin 1 (Positive) on Left
4) MELF Resistors and Diodes (DIOMELF) – Pin 1 (Cathode) on Left
5) Aluminum Electrolytic Capacitors (CAPAE) – Pin 1 (Positive) on Left
6) SOT Devices (SOT23, SOT23-5, SOT223, SOT89, SOT143, etc.) – Pin 1 Upper Left
7) TO252 & TO263 (DPAK Type) Devices – Pin 1 Upper Left
8) Small Outline Gullwing ICs (SOIC, SOP, TSOP, SSOP, TSSOP) – Pin 1 Upper Left
9) Ceramic Flat Packs (CFP) – Pin 1 Upper Left
10) Small Outline J Lead ICs (SOJ) – Pin 1 Upper Left
11) Quad Flat Pack ICs (PQFP, SQFP) – Pin 1 Upper Left
12) Ceramic Quad Flat Packs (CQFP) – Pin 1 Upper Left
13) Bumper Quad Flat Pack ICs (BQFP) – Pin 1 Top Center
14) Plastic Leaded Chip Carriers (PLCC) – Pin 1 Top Center
15) Leadless Chip Carriers (LCC Pin 1 in Center) – Pin 1 Top Center
16) Leadless Chip Carriers (LCCS Pin 1 on Side) – Pin 1 Upper Left
17) Quad Flat No-Lead ICs (QFNS, QFNVR and QFNRH) – Pin 1 Upper Left
18) Ball Grid Arrays (BGA) – Pin A1 Upper Left

The CAD Library of the Future will use the above Component Zero Orientations
9 LAND PATTERN ORIGIN

9.1 CAD Library Part Origins

The land pattern origin is the component “Center of Gravity” so in most cases it’s the Center of the library part. An example of where it’s not the center is the DPAK or TO-252 component.

The land pattern origin is the zero point in which all the features of the land pattern are derived. The origin is also the center of rotation. The point in which the land pattern rotates around is the Land Pattern Origin.

Before SMT parts came into existence, the common land pattern origin for through hole parts was Pin 1. The main reason for this was a convenience to the PCB designer to keep the component pins on a common grid to make the routing phase of the PCB design layout easy.

When the PCB designer provided X Y coordinate data to the assembly shop, the engineers at the assembly shop had to invent calculators for the various through hole devices that relocated the part origin from pin 1 to the center of the part.

Today with SMT and Through Hole mixed technology and with the need to streamline and automate the assembly process, all land origins should be located in the part center. The only exception to this rule would be components or connectors that absolutely require hand assembly. Then the PCB designer can select the land pattern origin to whatever makes their job easier.

A good feature to add to the CAD library land pattern is a cross hair placed on a documentation layer so that it is visible to the PCB designer. This is a part placement aid. When the PCB Designer selects a component to move it, most CAD tools will make the part origin jump to wherever the cursor is. This is very annoying when you’re fine-tuning a part placement and your goal is just to tweak the placement. If you can visually see the cross hair on the origin, you can select the part at the cross hair location and the part will not jump.

9.2 Sample Pictures of Land Pattern Origins

![Sample Pictures of Land Pattern Origins]
10 PLACEMENT COURTYARD

10.1 SMT Placement Courtyard

The placement courtyard was introduced by IPC in the IPC-SM-782 Surface Mount Design Land pattern Standard in 1987 and fine-tuned in the 2005 release of the IPC-7351.

The primary use of the placement courtyard was to provide the PCB designer a guideline for placing land patterns next to each other with enough room to compensate for component tolerances.

Courtyard outlines are used to insure that all parts will fit, but they do not compensate for assembly machine heads and manufacturing allowances. Each assembly manufacturer has their own unique processes that require various allowances. Placement Courtyards are not meant to touch each other or overlap. They should have a space gap in-between them so when the PCB Designer runs a Design Rule Check for Body-to-Body clearance, there should be “No Errors Found”.

The standard courtyard line width is 0.05mm and it’s placed on a layer designated by the CAD vendor. The Placement Courtyard is used as a CAD visual graphic aid for part placement and never post processed.

10.2 Sample Part Placement

The placement of parts below has a design rule of 0.05mm Body-to-Body. There is one component that violates to Body-to-Body spacing rule and produces error markers when a Design Rule Check is run.
10.3 Land Pattern Courtyard Determination

The illustration below shows the Component Boundary, the Minimum Courtyard Excess and the Manufacturing Allowance.

Land Pattern Courtyard Determination

It's the Courtyard Manufacturing Zone that is critical for the assembly process. This is the Body-to-Body clearance that you set in your Design Rules for Design Rule Checking. The size of the manufacturing tolerance must come from the assembly shop that is going to be used to populate the parts on the PC Board. Every assembly shop has different assembly tolerances, but the average is 0.1mm.

The assembly process makes it very difficult to determine placement courtyards for through hole components. It's easy to determine SMT to SMT and even Through Hole to Through Hole, but SMT to Though Hole gets complex, especially when placing Through Hole parts on the Top Side and SMT parts on the bottom side. Since Through Hole parts require holes that go all the way through the PC Board, the Through Hole part Top Side courtyard would be different than the bottom side courtyard due to the wave solder process used to solder Through Hole component leads. If wave solder is used for the Through Hole component leads, the SMT parts mounted on the bottom side must have a 5mm clearance between the edge of the Through Hole pad and edge of the SMT pad. If a selective wave is used there is a different tolerance between the pads depending on the assembly shop requirements.

Therefore, building in placement courtyards for through hole parts is almost impossible due to too many variables. A PCB designer must use common standard rules provided by the assembly shop when performing the part placement. The assembly shop should always approve the part placement prior to routing any traces on the board. This is an official check point that must not be avoided.

The CAD Library of the Future will have Placement Courtyards built into every SMD land pattern...
11 SILKSCREEN OUTLINE & POLARITY

11.1 Silkscreen Outlines

Silkscreen outlines are used for cosmetic purposes only and are really not required by manufacturing.

Most CAD land pattern silkscreen outlines are not representative of the true component outline. Silkscreen outlines must avoid the exposed copper pad by 0.4mm for maximum clearance 0.3mm nominal or 0.25mm minimum.

The standard acceptable line width for silkscreen outlines is 0.2mm.

The silkscreen can be drawn by the PCB designer very complex to illustrate their creative talent or very simple. In the end, it really doesn’t matter because you can only see it when the physical PC board passes between the fabrication facilities to the assembly shop. Once the parts are assembled, all the silkscreen outlines are covered up and cannot be seen.

The silkscreen originated from the hand tape days. Back in the 1970’s PC boards did not have silkscreen outlines. Assembly drawings were created using rectangles and circles. Some PCB designers decided the assembly drawing would look good if it appeared on the PC board and the silkscreen was born.

Now, most boards have part placements that are so tight that there’s no room for silkscreen outside the part. It’s my opinion that with a one world standard library and full machine automation that the silkscreen will be a thing of the past. It’s interesting to note that on PC boards that go into outer space purposely do not have silkscreen to reduce the weight of the product.

When PCB designers start to use all the principles discussed in this outline, the manufacturing assembly process can be fully automated. The Cad Library of the Future will not require the use of silkscreen outlines.

11.2 Silkscreen Polarity Markings

Some assembly shops or test engineers who are debugging a prototype might require silkscreen Polarity Markings. Silkscreen Polarity Markings are primarily used to illustrate the “Positive” terminal of a two-pin component. Polarity Markings are also used when there is a potential for inverting the part placement in the assembly process that would result in a malfunction of the component.

The term Polarity Marking came from its use to identify the Positive Pin on a “Polarized” capacitor. But polarity marking is also used on diodes to indicate the Cathode Pin. It’s also used on connectors to illustrate the Pin 1 location. Below are some samples of Silkscreen Polarity Markings.

MELF DIODE  OSCILLATOR  CAPACITOR
12 ASSEMBLY OUTLINE & POLARITY MARK

12.1 Assembly Drawing Outlines

The assembly drawing outline should represent the maximum outline of the component body. Unlike the silkscreen outline which has to be created to avoid solder pads (a fake component outline); the assembly outline only gets placed on an assembly drawing that goes to the assembly shop. There is no need to fake this outline.

Assembly outlines can be created with complex drawings to illustrate the actual physical component features or with a simple rectangle. It makes no difference to the assembly shop that has to interpret the assembly drawing. Drawing complex shapes for the assembly outline shows off the PCB designer’s artistic creativity, but once the PC Board goes into production, it makes no difference because the assembly drawing is never used again. The CAD Library of the Future will have 1:1 scale component outlines in the assembly drawing.

Here is some sample assembly drawing component outlines in relationship to the solder pad.

12.2 Assembly Polarity Marking

The assembly Polarity Marking is sometimes totally different than the silkscreen Polarity Marking because the silkscreen must avoid touching the solder pad. Unlike the silkscreen, the assembly drawing can illustrate robust polarity markings to insure that the component is inserted with the correct rotation.

Here is some sample assembly drawing component Polarity Markings in relationship to the solder pad.
13 PADSTACKS

13.1 Surface Mount Padstack

The surface mount component padstack consists of a solder pad, solder mask and solder paste. We've already discussed the creation of the pad size. The solder mask and paste mask size is typically the same as the pad size.

Solder Mask - We allow the PC Board manufacturer expand the solder mask size according the rule technology that the PCB designer used to design the PCB layout. If the design layout had a trace/space rule setting of 0.3mm (0.012") then the manufacture could expand the solder mask size larger than if the design layout had a trace/space rule of 0.1mm (0.004").

In the past PCB designers had a strict rule that the PC Board manufacturers not modify their Gerber data. But with today’s CAM technology, board manufacturers often have more advanced design rule checking features than our CAD tools do. It’s OK to let the board manufacturer adjust the solder mask size to accommodate their manufacturing equipment and solder mask application technique. It’s probably better that PCB designers let the manufacturers do their job and to not try guess what the manufacturer needs.

The most important aspect is that all solder mask sizes be built in the padstack 1:1 scale so that the manufacturer can globally oversize all pads with the same oversize. All Solder Mask sizes are in increments of 0.05mm.

Solder Paste – We allow the stencil maker to oversize the solder paste to match the specifications of the assembly shop that the paste mask stencil is being made for. It is important that the Solder Paste size in the padstack be the same size as the pad to make the stencil creation process easy. If we make adjustments for BGA pad sizes or other SMT components, the stencil maker does not know this. It’s much better to tell the solder paste stencil maker that all the pad size data is 1:1 scale to the Solder Paste data.

13.2 Through Hole Padstack

The Through Hole Padstack is much more complex than the Surface Mount Padstack because it contains a drill size that goes all the way through the PC Board.

This is what a typical Through Hole Padstack is built like:

Top Solder Mask
Top Pad
Inner Layer Pad
Plane Anti-pad
Plane Thermal Relief
Bottom Pad
Bottom Solder Mask
Drilled Hole

Solder Mask – The rule mentioned above is applicable to the Through Hole Padstack.

Pad Size – The Pad Size is determined by two factors. 1. It is at least 0.25mm (0.010") larger than the Drilled Hole size. 2. It is capable of handling the electrical current of the component lead. The larger the component lead, the larger the hole size, the more potential for high current. Component manufacturers do not make large component lead sizes unless they are intended to withstand a particular electrical current. The Pad Size must also be able to withstand that same current or it will become a fuse point that has the potential of heating up past the melting point temperature of the prepreg that the pad is fused to.
Anti-pad – The Power Plane Anti-Pad is the copper clearance around the drilled hole on an inner layer power or ground plane. The Anti-pad size is determined by two factors. 1. The PC Board manufacturer requires the anti-pad size to be at least a minimum of 0.5mm (0.020") larger than the drilled hole and a nominal size if 0.6mm (0.024") larger than the drilled hole. 2. The EE Engineer does not want you to make the anti-pad any larger than the PC Board manufacturers nominal size because the anti-pad = anti-copper or the removal of copper from the power or ground plane. It is very important in today’s high speed design layouts that every critical signal has a clean return path. If the plane anti-pads are created too large the signal traces pass over areas void of copper creating signal integrity problems. All Anti-pad sizes are in increments of 0.05mm.

Thermal Relief – The Power Plane Thermal Relief has five attributes. Thermal Relief’s have an outside diameter, an inside diameter, a spoke width, a spoke rotation and 2 or 4 spokes. The Outside Diameter is typically the same size as the Anti-pad. The inside diameter is typically 80% less than the outside diameter. The spoke width is typically 4 times smaller than the outside diameter with 4 spokes or 3 times smaller than the outside diameter with 2 spokes. The spoke rotation is normally 45 degrees with 4 spokes. All Thermal Relief feature sizes are in increments of 0.05mm.

Drilled Hole – The Drilled Hole size is typically 0.3mm (0.012") larger than the longest portion of the component lead size and rounded up to the nearest 0.05mm (0.002"). All Drill Hole sizes are in increments of 0.05mm.

The chart below is the most commonly used Through Hole component leads

---

**Sizes for Plated Through Hole Component Padstacks**

<table>
<thead>
<tr>
<th>Lead</th>
<th>Finished hole</th>
<th>Mounted Pad</th>
<th>Inner Pad</th>
<th>Opposite Pad</th>
<th>Solder Mask Top - Bot</th>
<th>Assembly Top &amp; Bot</th>
<th>Plane Anti-Pad</th>
<th>Thermal ID x OD</th>
<th>Thermal Spoke</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.10</td>
<td>0.40</td>
<td>0.70</td>
<td>0.70</td>
<td>0.70</td>
<td>0.70</td>
<td>0.70</td>
<td>1.15</td>
<td>0.9x1.15</td>
<td>0.35</td>
</tr>
<tr>
<td>0.15</td>
<td>0.45</td>
<td>0.75</td>
<td>0.75</td>
<td>0.75</td>
<td>0.75</td>
<td>0.75</td>
<td>1.20</td>
<td>0.95x1.2</td>
<td>0.35</td>
</tr>
<tr>
<td>0.20</td>
<td>0.50</td>
<td>0.85</td>
<td>0.85</td>
<td>0.85</td>
<td>0.85</td>
<td>0.85</td>
<td>1.25</td>
<td>1x1.25</td>
<td>0.35</td>
</tr>
<tr>
<td>0.25</td>
<td>0.55</td>
<td>0.95</td>
<td>0.95</td>
<td>0.95</td>
<td>0.95</td>
<td>0.95</td>
<td>1.35</td>
<td>1.05x1.35</td>
<td>0.35</td>
</tr>
<tr>
<td>0.30</td>
<td>0.60</td>
<td>1.00</td>
<td>1.00</td>
<td>1.00</td>
<td>1.00</td>
<td>1.00</td>
<td>1.40</td>
<td>1.1x1.4</td>
<td>0.40</td>
</tr>
<tr>
<td>0.35</td>
<td>0.65</td>
<td>1.10</td>
<td>1.10</td>
<td>1.10</td>
<td>1.10</td>
<td>1.10</td>
<td>1.45</td>
<td>1.15x1.45</td>
<td>0.40</td>
</tr>
<tr>
<td>0.40</td>
<td>0.70</td>
<td>1.15</td>
<td>1.15</td>
<td>1.15</td>
<td>1.15</td>
<td>1.15</td>
<td>1.50</td>
<td>1.2x1.5</td>
<td>0.40</td>
</tr>
<tr>
<td>0.45</td>
<td>0.75</td>
<td>1.25</td>
<td>1.25</td>
<td>1.25</td>
<td>1.25</td>
<td>1.25</td>
<td>1.55</td>
<td>1.25x1.55</td>
<td>0.40</td>
</tr>
<tr>
<td>0.50</td>
<td>0.80</td>
<td>1.35</td>
<td>1.35</td>
<td>1.35</td>
<td>1.35</td>
<td>1.35</td>
<td>1.60</td>
<td>1.3x1.6</td>
<td>0.40</td>
</tr>
<tr>
<td>0.55</td>
<td>0.85</td>
<td>1.40</td>
<td>1.40</td>
<td>1.40</td>
<td>1.40</td>
<td>1.40</td>
<td>1.65</td>
<td>1.35x1.65</td>
<td>0.40</td>
</tr>
<tr>
<td>0.60</td>
<td>0.90</td>
<td>1.50</td>
<td>1.50</td>
<td>1.50</td>
<td>1.50</td>
<td>1.50</td>
<td>1.70</td>
<td>1.4x1.7</td>
<td>0.40</td>
</tr>
<tr>
<td>0.65</td>
<td>0.95</td>
<td>1.60</td>
<td>1.60</td>
<td>1.60</td>
<td>1.60</td>
<td>1.60</td>
<td>1.75</td>
<td>1.45x1.75</td>
<td>0.40</td>
</tr>
<tr>
<td>0.70</td>
<td>1.00</td>
<td>1.65</td>
<td>1.65</td>
<td>1.65</td>
<td>1.65</td>
<td>1.65</td>
<td>1.80</td>
<td>1.5x1.8</td>
<td>0.40</td>
</tr>
<tr>
<td>0.75</td>
<td>1.05</td>
<td>1.75</td>
<td>1.75</td>
<td>1.75</td>
<td>1.75</td>
<td>1.75</td>
<td>1.90</td>
<td>1.55x1.9</td>
<td>0.40</td>
</tr>
<tr>
<td>0.80</td>
<td>1.10</td>
<td>1.85</td>
<td>1.85</td>
<td>1.85</td>
<td>1.85</td>
<td>1.85</td>
<td>1.95</td>
<td>1.6x1.95</td>
<td>0.40</td>
</tr>
<tr>
<td>0.85</td>
<td>1.15</td>
<td>1.90</td>
<td>1.90</td>
<td>1.90</td>
<td>1.90</td>
<td>1.90</td>
<td>2.00</td>
<td>1.65x2</td>
<td>0.40</td>
</tr>
<tr>
<td>0.90</td>
<td>1.20</td>
<td>2.00</td>
<td>2.00</td>
<td>2.00</td>
<td>2.00</td>
<td>2.00</td>
<td>2.05</td>
<td>1.7x2.05</td>
<td>0.40</td>
</tr>
</tbody>
</table>

The CAD Library of the Future will have full padstacks built into every land pattern
14 3D COMPONENT OUTLINE

14.1 Component 3D Modeling

Every CAD tool has a different approach to handling 3D Models of component data. Some are much more elaborate than others.

The CAD tool that I use is PADS-PowerPCB and I own the IDF translator that is capable of extracting “Closed Polygon” data from the land pattern parts.

The PADS IDF translator has a requirement that the component outline must be a closed polygon and it must be on a layer that does not contain any other graphic features, just the component outline.

So in the PADS tool we use Layer_25 to construct a closed polygon of the maximum body size of the component outline.

The line width for the component outline should be “Zero Width” but PADS does not have that feature so we a 1 micron line width.

The Geometry Height of the component is stored in a Part-Type attribute called Geometry.Height.

The unit structure for the Geometry Height attribute is just a number for mil units. It must have “mm” following the number if the units are metric and the number must be followed by the “_” sign if the value is in inches.

When you run the IDF program using PADS File/Export, the program has a layer input field that the user enters and the program looks at all the library parts for the existence of a closed polygon on that layer.

If no closed polygon exists, the program will search through all the layers trying to find a closed polygon that is isolated on a layer.

If you do not have a closed polygon on an isolated layer with no other graphics, the program automatically draws a rectangular outline around the outside perimeter of the part extents and uses that shape to portray the 3D Model.

The IDF program produces two files, .emn and .emp which are imported directly into PRO-E for 3D Model illustration. SolidWorks has a translator that can be used to import the same data in their CAD tool.

The CAD Library of the Future will have 3D Model attributes built into every land pattern to use as a mechanical drafting aid for the reduction of errors in product packaging.
14.2 Sample 3D Model Using Solidworks

**FIGURE 1**

ROCABD, SILK SCREEN W/PADS

**FIGURE 1:** PCAD PCB Outline with silkscreen and top layer pads.

The IDF output from PCAD will be used by Circuitworks to define the 3D of the PCB created by Solidworks.

A library of corresponding 3D components to PCB components was previously created in Solidworks.

It is critical that PCB and 3D component definitions match in relation to a reference point, Zero Orientation and Seating Plane.

**FIGURE 2**

**FIGURE 2:** Circuitworks translation of IDF file from PCAD layout to 3D definition of PCB with holes.

Special Note: PCAD defines the outer layers of a PCB as the “Top” and “Bottom” Layers. When the IDF translation is finished, the 3D representation of the PCB layers is now defined as “Front” and “Back”, not “Top and “Bottom”.

This is a trimetric view of the bare (unpopulated) PCB. Zero-Zero reference is the lower left hand corner.
FIGURE 3: 3D definition of PCAD PCB with correct component plane orientation. Front and Back metal lids removed for clarity.

FIGURE 4: 3D definition of PCB with correct component plane orientation.
Front and back metal enclosure made transparent for clarity.
FIGURE 5: 3D definition of PCAD PCB with correct component plane orientation. Front and Back metal lids removed for clarity.

Note the mis-orientation of the following components: TO-220, DIP20, the 50 pin right angle header and the 4-40 X 1” hardware.

These components are oriented using the 2D PCAD definition of “Top” and “Bottom” instead of the 3D definition “Front” and “Back”.

FIGURE 6: Same 3D definition of PCB as in FIGURE 5, but with front and back metal enclosure made transparent for clarity.
FIGURE 7: 3D of PCB with Front and Back Lids.

FIGURE 8: Sectional view of PCB shown with right plane angled at -45 degrees along Y axis with transparent metal enclosure.
FIGURE 9: Another example of 3D capabilities.

MCM with wire bonds

FIGURE 10: In this example, 3 PCB’s are mated together showing a completed assembly being cabled over to a Mini-Circuits Hela-10 Amplifier.
15 IPC-7351 3-TIER LIBRARY SYSTEM

15.1 The IPC-7351 3-Tier Construction

The unique aspect regarding IPC-7351 specification is the 3-Tier CAD Library System. Different electronic products have different requirements for reliability, maintainability and board density. With the 3-tiered library construction concept you can generate land patterns to meet those different requirements by varying the pad and courtyard dimensions.

Here are the three different tiers and how and when you should use them:

Three land pattern geometry variations are supplied for each of the device families; maximum land protrusion (Density Level A), median land protrusion (Density Level B) and minimum land protrusion (Density Level C).

**Density Level A: Maximum (Most) Land Protrusion** – For low-density product applications, the 'maximum' land pattern condition has been developed to accommodate wave or flow solder of leadless chip devices and leded gull-wing devices. The geometry furnished for these devices, as well as inward and "J"-formed lead contact device families, may provide a wider process window for reflow solder processes as well.

**Density Level B: Median (Nominal) Land Protrusion** – Products with a moderate level of component density may consider adapting the 'median' land pattern geometry. The median land patterns furnished for all device families will provide a robust solder attachment condition for reflow solder processes and should provide a condition suitable for wave or reflow soldering of leadless chip and leaded gull-wing type devices.

**Density Level C: Minimum (Least) Land Protrusion** – High component density typical of portable and hand-held product applications may consider the 'minimum' land pattern geometry variation. Selection of the minimum land pattern geometry may not be suitable for all product use categories. The use of classes of performance (1, 2, and 3) is combined with that of component density levels (A, B, and C) in explaining the condition of an electronic assembly. As an example, combining the description as Levels 1A or 3B or 2C, would indicate the different combinations of performance and component density to aid in understanding the environment and the manufacturing requirements of a particular assembly.

The 3-Tier library system affects this list of standard SMT parts:

- BGA
- QFP
- SQFP
- TQFP
- TSQFP
- SOIC
- SOP
- TSOP
- TSSOP
- SON
- QFN
- SOJ
- PLCC
- SOT
- MELF
- LCC
- CFP
- CQFP
- TO
- Chip Resistor
- Chip Cap Polarized
- Chip Cap Non-Polarized
- Chip Inductor
- Aluminum Electrolytic Capacitors
- Molded Capacitor Polarize
- Molded Inductor
- Molded Resistor
- Molded Diode
- Wire Wound Inductor
- D-PAK
- CWR06 Capacitors
- TO Packages
- JEDEC Standard Components
- IEC Standard Components
- EIA Standard Components
- Chip Array RES, IND, CAP
- Crystal Oscillators
**Land Pattern Variations for Rectangular Two Terminal Devices**

- **Level A**  
  Very Robust Solder Joint

- **Level B**  
  General Purpose Solder Joint

- **Level C**  
  Minimal Solder Joint for High Density Applications

The Cad Library of the future will use the 3-Tier construction approach

### 15.2 IPC-7351 Specification

In addition to the 3-Tier specification, the electronics industry and the IPC-7351 specification will also standardize on the following CAD Land Pattern features:

- Correct pad size that allows for manufacturing tolerances
- Correct pad spacing that allows for accurate solder joints
- Correct Zero Rotation for pick and place machine automation
- A good land pattern naming convention that standardizes the process of building schematic symbols with a link to the correct CAD Land Pattern
- Part Placement Courtyard boundaries
- The correct land pattern origin for pick and place machines
- Silkscreen and exposed copper allowance

### 15.3 IPC-7351 Free Library Construction for PADS

PCB Libraries builds all “IPC-7351 Standard SMT Library Parts”, free of charge, for PADS™ V4 & V5. One of our goals is to build every standard part in the world and offer it for free download on www.PCBLibraries.com to every PADS™ user.

Just send your PDF File Component Data sheet to Tom@PCBLibraries.com. Make sure that the PDF file contains all the component dimensional data. The more information you provide, the faster we can create the land pattern for PADS™.
16 IPC-2581 NEUTRAL CAD FORMAT

16.1 Electronic Product Hardware Design Automation

True electronic product hardware design automation cannot be achieved until the electronics industry creates and accepts two basic fundamental standards.

1. A guideline specification for all CAD Land Pattern Library creation (IPC-7351) mentioned in chapter 15.

2. A neutral CAD format that is universal and can be interpreted (Imported and exported) by every CAD tool and manufacturing tool (IPC-2581). In order to fully explain the importance of the IPC-2581, we first must identify the key players in the electronics industry.

16.2 The Electronics Industry

Who and what is the "Electronics Hardware Industry"?

It's a combination of the following groups:

- Electronic Engineers
- PCB Designers
- PCB Manufacturers
- PCB Assembly Shops
- CAD Vendors
- CAM Vendors
- Standards Groups
- Component Manufacturers

A standard CAD Land Pattern Library is at the center of electronic product development automation because it has a direct affect with all the above groups.

PCB Design Engineering:

All EE engineers require a standard land pattern name that links with their schematic symbol to automate the process of providing the PCB Designer with accurate data. An engineer that has a good schematic library that is linked to the correct IPC-7351 Land Pattern data, can reduce both the engineering design cycle and the potential error rate.

PCB Design Layout:

All PCB Designers need a CAD Land Pattern Library to perform their job function. The better the CAD Library the better the PCB. It is a fact that a good and complete CAD Library can reduce the PCB Design Layout process by as much as 20%.

PCB Fabrication:

The CAD Land Pattern library has built in features that drive the PCB manufacturing processes. 80% of all manufacturing errors and/or cleanup are directly related to poor CAD Library construction. Some of these items include: inadequate inner layer plane anti-pads (too large or too small), silkscreen outlines that intersect with exposed copper pads, inadequate annular rings on pads and many other items that could be avoided with a good CAD Library.
PCB Assembly:

The CAD Land Pattern library has built in features that drive the PCB assembly process. 80% of all assembly problems occur from errors that are related to poor land pattern construction. Some of these items include: Incorrect hole size for the component lead, incorrect pin pitch for the pad spacing, SMT pads that are too small or too large, poor solder mask allowances, incorrect Zero Rotation for pick and place machines, unknown component origins, non-standard land pattern naming conventions, inadequate placement courtyards that allow for component and manufacturing tolerances and many other things that have a direct affect on the assembly automation process.

PCB CAD Vendors:

The CAD vendors historically have provided CAD Libraries with their tools however a major consensus has revealed that the majority of all PCB designers do not use the stock vendor CAD library for several reasons. Normally the CAD vendor cannot keep up with the component industry and their libraries get old and useless. The CAD vendor library does not come with any documentation so it leaves the PCB designer guessing on which library part to use. The day has come when CAD vendors must make a decision to get out of the CAD library business and refer their customers to existing 3rd party CAD Land Pattern libraries.

The top CAD Vendors are: Mentor Graphics, Cadence, Altium, Zuken and Electronics Workbench.

PCB CAM Vendors:

The CAM vendors are the last quality control front where the CAD Land Pattern library parts are checked for manufacturability. This is where many the CAD Land Pattern library parts errors are discovered and the manufacturing process has to stop and send the error report back to the PCB designer to correct the errors before proceeding the manufacturing process. Unfortunately, most CAM software DRC checks only detect fabrication errors and not assembly errors.

The key CAM Vendors are: Valor, CAM350, GerbTool, CAMtasia, Lavenir, Infinite Graphics and GC CAM

Standards Organizations:

The Standards Groups are responsible for producing guidelines and specifications for proper CAD Land Pattern construction. Unfortunately they cannot keep pace with the rapidly expanding growth of the electronic component industry. So the only alternative for the standards groups is to create the two items mentioned above to aid with the process of standardization of the creation of a one world standard CAD Land Pattern library.

The key Standards Organizations involved with the creation of a “One World CAD Library” are: IPC, IEC, JEDEC and NIST

Component Manufacturers:

The Component manufacturers have the option of using predefined standard component package data, but often ignore the standards for several reasons. The primary reason is to create a unique package that requires a unique Land Pattern is so the customer who purchases the components is forced to use that specific vendors device and cannot substitute the device with alternative price competitive devices. Also, the reality of the burden of providing CAD Land Patterns should fall on the component manufacturers. The component manufacturer should provide the component dimensional data, the land pattern library part (in a neutral CAD data format) and the land pattern dimensional data to their customers.

The American component manufacturers belong to the organization called NEMI. The Asian component manufacturers belong to the organization called JEITA.
16.3 IPC-2581 Neutral CAD Database Format

A neutral CAD database format has always been a known fact to support electronic product design and development and failure to create and accept a neutral CAD database format has stifled the automation process. The IPC-2581 neutral CAD database format will fulfill a 30 year search for a universal acceptable format. This one single aspect can greatly accelerate the process of all electronic product development because it is the common language between all machines: The CAD system, the fabrication equipment and the assembly equipment. The IPC-2581 also provides the component manufacturers a mechanism to build their own CAD land patterns using a single intelligent format that can be imported into every CAD tool. This will eliminate millions of man hours spent on CAD Land Pattern Library creation. Used in conjunction with the IPC-7351 land pattern guideline specification, all CAD Land Pattern parts can be created using the same identical universal standard.

The IPC-7351 and the IPC-2581 are the key components that will ultimately standardize The CAD Library of the Future and once and for all put an end to the chaos that has stifled electronic product development automation.

It is important to note the key contributors to the development of the IPC-7351 and IPC-2581 standards. The group of representatives is called the IPC 2-17 subcommittee and it consists of the 16 following corporations:

- Celestica
- Sanmina-SCI
- Teradyne
- Lockheed Martin
- Valor
- Lucent Technologies
- Agilent Technologies
- Solectron
- Toppan
- Ohio Design
- Router Solutions
- PCB Libraries, Inc.
- Mentor Graphics
- Cadence
- IPC
- NIST

Schedule of activities:

The following shows potential meetings and circulation of documents in conjunction with information model data and API characteristics.

The following schedule was discussed and agreed to:

- October 14, 2003 Circulation of 2nd draft standard for ballot
- October 15, 2003 Teleconference 10:00 AM Central Daylight time
- November 7, 2003 Circulation of Golden Board Examples and Component Descriptions
- November 12, 2003 Teleconference 10:00 AM Central Daylight time
- November 14, 2003 All votes and comments received at IPC Headquarters
- November 26, 2003 Summation of Comments and Votes circulated
- December 4 & 5, 2003 Meeting to resolve comments (Telecom or Face to Face)
- December 10, 2003 Webcast on “Convergence” what’s in it for me
- December 19, 2003 Publish and Post IPC-2581 V1.0
- January 10, 2004 First pass at IPC-2581 Viewer
- January 14 & 15 Implementation Strategy and Demo’s Tempe AZ. Fiesta Inn
- January 28, 2004 Teleconference 10:00 AM Central Daylight time
- February 24-26, 2004 IPC EXPO/APEX “Convergence Booth” Standard and Demo Promotion
- March 16 & 17, 2004 PCB West Exhibition “Convergence Booth” Standard and Demo Promotion
- April 14, 2004 Teleconference 10:00 AM Central Daylight time

Note: Additional Teleconferences will be scheduled as needed. Notification will be by email.

Later in 2004, the industry will discuss validation techniques through building test samples and how tools can become certified in being able to read and write the new format.
17 TRANSITIONING TO THE METRIC SYSTEM

17.1 Metrication of the PCB Design Industry

The United States is now the only industrialized country in the world that does not use the metric system as its predominant system of measurement.

Congress, recognizing the necessity of the United States’ conformance with international standards for trade, included new encouragement for U.S. industrial metrication in the Omnibus Trade and Competitiveness Act of 1988. This legislation amended the Metric Conversion Act of 1975 and designates the metric system as the preferred system of weights and measures for United States trade and commerce. The legislation states that the Federal Government has a responsibility to assist industry, especially small business, as it voluntarily converts to the metric system of measurement.

The current effort toward national metrication is based on the conclusion that industrial and commercial productivity, mathematics and science education, and the competitiveness of American products and services in world markets, will be enhanced by completing the change to the metric system of units. Failure to complete the change will increasingly handicap the Nation's industry and economy.

Companies sometimes ask whether they must convert to the metric system of measurement. The simple answer is no -- the law does not require conversion and the government cannot force businesses to convert. Competitors (especially overseas competitors) might even prefer that U.S. companies not convert. Finally, some workers may be relieved to hear they do not need to learn a new system, and companies may wish to postpone transition expenses (although the competitive reality is that postponement will be very temporary and subsequent costs may be higher).

A better answer is yes--yes to a conscious and strategic decision to convert. Companies that delay conversion will lose some of the future economic benefits that will ultimately surpass any short-term costs. Companies should convert if they make or sell any product or service that they or anyone else might want to sell in foreign markets, if they want to be assured of being able to sell to the government in the future, and if they want to begin to enjoy a long-term return on their investment in the transition. In short, companies should actively plan and manage their transition, and not wait for circumstances that will force it. By then, it may be too late for some firms to survive in the increasingly competitive business climate.

Clearly, U.S. companies that do not produce products or services to metric specifications will risk being increasingly noncompetitive in world markets. Japan has identified the U.S. lack of metric usage as a strategic impediment to access of U.S. products to the Japanese home market. In addition, consolidation of the European market product standards will make sales of non-metric products increasingly difficult and uncertain. Most U.S. companies understand that using metric units is essential to future economic success. Their hesitation may be due to uncertainty as to when and how to convert.

Through their actions, federal agencies are demonstrating an increasing determination to use the metric system of units in business-related activities. The results are not yet very visible to the public, which is not a direct target of current federal transition activities. Industry is the target, and is becoming increasingly aware of and generally welcomes the government's progress.

Industry acceptance of the wisdom of proceeding with the metric transition is due partly to the realization that producing to metric specifications and surviving in tomorrow's economic environment are synonymous. Industry also understands that government agencies are committed to working cooperatively with industry.

All the World Standard Groups involved in the electronics industry (IPC, IEC, NIST, JEDEC, EIA & JEITA) have made the transition to the metric measurement system. They formed an alliance to stop using English units and all the data they publish is in metric units. The “CAD Library of the Future” will be in metric units.
IPC in conjunction with IEC and the world electronics industry standards groups are in the process of establishing the IPC-7351 standard for CAD Land Pattern specifications.

The IPC-7351 specification introduces the following standards for CAD Libraries:

1. A strict Land Pattern Naming Convention which will help the standardization of electronic schematic symbols for engineering.
2. Zero Component Rotation so that all CAD Land Patterns are built with the same rotation for the purpose of assembly machine automation.
3. 3-Tier specification that supports various levels of product complexity. The 3-Tier CAD library system supports the following:
   a. Least Environment Land Pattern for miniature devices where the land pattern has the least amount of solder pattern to achieve the highest component packing density.
   b. Nominal Environment Land Pattern for normal everyday consumer devices. The solder pattern is average size.
   c. Most Environment Land Pattern for high shock, high vibration or life support systems. The solder pattern is robust and can be easily reworked.
4. Placement Courtyard has been redefined to accommodate the 3-Tier specification.
5. Silkscreen and polarity marking sizes, copper to ink clearances and locations have been clearly defined.
6. Land Pattern origins to aid pick and place machine automation has been defined.
7. Mathematical algorithms to determine pad sizes and spacing have been defined for the 3-Tier environment. These algorithms account for fabrication and assembly tolerances and component tolerances to calculate a precise land pattern.
8. 3D Modeling for mechanical verification using maximum component outlines and maximum component height has been defined.

The IPC-7351 defines all the properties necessary for standardization and acceptability of a “One World CAD Library”. The main objective in defining a one world CAD library is to achieve the highest level of “Electronic Product Development Automation”.

On the other hand, not incorporating a standard CAD library specification will only prevent the highest level of “Electronic Product Development Automation” from happening.

Many large firms have spent millions of dollars creating and implementing their own unique standards for their own “Electronic Product Development Automation”. These standards are proprietary to each firm and are not openly shared with the rest of the industry. This has resulted in massive duplication of effort costing our industry millions of man hours in waste and creating industry chaos and global non-standardization.

The IPC-7351 puts an end to “Proprietary Intellectual Property” and introduces a world standard so every electronics firm can benefit from Electronic Product Development Automation.

The IPC-7351 LP Viewer allows the User to view all standard components and land pattern dimensional data. It also has a powerful search engine for quickly locating parts.

The IPC-7351 Land Pattern Viewer is available to the entire world for free download without registration, questions, login or password. It is freely available for download from - www.PCBLibraries.com