FEATURES

Low noise
0.9 nV/√Hz typical (1.2 nV/√Hz maximum) input voltage noise at 1 kHz
50 nV p-p input voltage noise, 0.1 Hz to 10 Hz
Low distortion
−120 dB total harmonic distortion at 20 kHz
Excellent ac characteristics
  800 ns settling time to 16 bits (10 V step)
  110 MHz gain bandwidth (G = 1000)
  8 MHz bandwidth (G = 10)
  280 kHz full power bandwidth at 20 V p-p
  20 V/µs slew rate
Excellent dc precision
  80 µV maximum input offset voltage
  1.0 µV/°C VOS drift
Specified for ±5 V and ±15 V power supplies
High output drive current of 50 mA

APPLICATIONS

Professional audio preamplifiers
IR, CCD, and sonar imaging systems
Spectrum analyzers
Ultrasound preamplifiers
Seismic detectors
Σ-Δ ADC/DAC buffers

GENERAL DESCRIPTION

The AD797 is a very low noise, low distortion operational amplifier ideal for use as a preamplifier. The low noise of 0.9 nV/√Hz and low total harmonic distortion of −120 dB in audio bandwidths give the AD797 the wide dynamic range necessary for preamps in microphones and mixing consoles.

Furthermore, the AD797 has an excellent slew rate of 20 V/µs and a 110 MHz gain bandwidth, which makes it highly suitable for low frequency ultrasound applications.

The AD797 is also useful in infrared (IR) and sonar imaging applications, where the widest dynamic range is necessary. The low distortion and 16-bit settling time of the AD797 make it ideal for buffering the inputs to Σ-Δ ADCs or the outputs of high resolution DACs, especially when the device is used in critical applications such as seismic detection or in spectrum analyzers. Key features such as a 50 mA output current drive and the specified power supply voltage range of ±5 V to ±15 V make the AD797 an excellent general-purpose amplifier.

Table 1. Low Noise Op Amps

<table>
<thead>
<tr>
<th>Voltage Noise</th>
<th>0.9 nV</th>
<th>1.1 nV</th>
<th>1.8 nV</th>
<th>2.8 nV</th>
<th>3.2 nV</th>
<th>3.8 nV</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single</td>
<td>AD797</td>
<td>AD8597</td>
<td>ADA4004-1</td>
<td>AD8675/ADA4075-2</td>
<td>OP27</td>
<td>AD8671</td>
</tr>
<tr>
<td>Dual</td>
<td>AD8599</td>
<td>ADA4004-2</td>
<td>AD8676</td>
<td>OP270</td>
<td>AD8672</td>
<td></td>
</tr>
<tr>
<td>Quad</td>
<td>ADA4004-4</td>
<td>AD8674</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
AD797* Product Page Quick Links

Last Content Update: 08/30/2016

**Comparable Parts**
View a parametric search of comparable parts

**Evaluation Kits**
- ADSP-SC589 Evaluation Hardware for the ADSP-SC58x/ADSP-2158x SHARC Family (529-ball CSPBGA)
- EVAL-OPAMP-1 Evaluation Board

**Documentation**

**Application Notes**
- AN-106: A Collection of Amp Applications
- AN-358: Noise and Operational Amplifier Circuits
- AN-649: Using the Analog Devices Active Filter Design Tool
- AN-940: Low Noise Amplifier Selection Guide for Optimal Noise Performance

**Data Sheet**
- AD797: Ultralow Distortion, Ultralow Noise Op Amp Data Sheet

**Tools and Simulations**
- Analog Filter Wizard
- Analog Photodiode Wizard
- OpAmp Error Budget Calculator
- AD797 SPICE Macro-Model

**Reference Materials**

**Analog Dialogue**
- Ask The Applications Engineer-13 Confused About Amplifier Distortion Specs?
- Op-Amp Issues--Noise

**Technical Articles**
- Maximizing Eight-Channel Data-Acquisition System Performance Using a Single ADC Driver

**Design Resources**
- AD797 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

**Discussions**
- View all AD797 EngineerZone Discussions

**Sample and Buy**
- Visit the product page to see pricing options

**Technical Support**
- Submit a technical question or find your regional support number

* This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet. Note: Dynamic changes to the content on this page does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.
TABLE OF CONTENTS

Features .............................................................................................. 1
Applications.......................................................................................... 1
General Description ........................................................................... 1
Revision History ................................................................................ 2
Specifications ...................................................................................... 3
Absolute Maximum Ratings ............................................................ 5
Pin Configuration ............................................................................. 5
Thermal Resistance ...................................................................... 5
ESD Caution .................................................................................. 5
Typical Performance Characteristics ............................................. 6
Theory of Operation ...................................................................... 11

Noise and Source Impedance Considerations .............................. 12
Low Frequency Noise ........................................................................ 12
Wideband Noise ............................................................................. 12
Bypassing Considerations ............................................................ 13
The Noninverting Configuration ............................................. 13
The Inverting Configuration .................................................... 14
Driving Capacitive Loads .......................................................... 14
Settling Time ............................................................................... 14
Distortion Reduction ................................................................. 15
Outline Dimensions ....................................................................... 18
Ordering Guide .......................................................................... 19

REVISION HISTORY

Changes to Figure 35........................................................................... 12
Changes to Ordering Guide .......................................................... 19

2/14—Rev. I to Rev. J
Changes to Power Supply Rejection Parameter, Table 2 ............ 3

Added Figure 18................................................................................. 8

6/10—Rev. G to Rev. H
Added Table 1; Renumbered Sequentially ................................. 1
Moved Figure 1 to Absolute Maximum Ratings Section;  
Renumbered Sequentially ............................................................ 5
Changes to Table 3........................................................................... 5
Added Thermal Resistance Section and Table 4 ...................... 5
Moved Figure 3 to Typical Performance Characteristics 
Section ............................................................................................ 10
Change to Noise and Source Impedance Considerations 
Section .............................................................................................. 12
Changes to Ordering Guide .......................................................... 19

9/08—Rev. F to Rev. G
Changes to Input Common-Mode Voltage Range Parameter, 
Table 1 ............................................................................................. 3

1/08—Rev. E to Rev. F
Changes to Absolute Maximum Ratings ................................. 5
Change to Equation 1................................................................. 12
Changes to the Noninverting Configuration Section .............. 13
Updated Outline Dimensions .................................................... 19
Changes to Ordering Guide .......................................................... 20

7/05—Rev. D to Rev. E
Updated Figure 1 Caption ............................................................ 1
Deleted Metallization Photo .......................................................... 6
Changes to Equation 1................................................................... 12
Updated Outline Dimensions .................................................... 19
Changes to Ordering Guide .......................................................... 20

10/02—Rev. C to Rev. D
Deleted 8-Lead CERDIP Package (Q-8) ..................................... Universal
Edits to Specifications ....................................................................... 2
Edits to Absolute Maximum Ratings ............................................. 3
Edits to Ordering Guide ............................................................... 3
Edits to Table 1................................................................................... 9
Deleted Operational Amplifiers Graphic .................................... 15
Updated Outline Dimensions .................................................... 15

Rev. K | Page 2 of 19
### SPECIFICATIONS

$T_A = 25°C$ and $V_S = ±15$ V dc, unless otherwise noted.

#### Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Supply Voltage (V)</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT OFFSET VOLTAGE</td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±5 V, ±15 V</td>
<td>25</td>
<td>80</td>
<td>10</td>
<td>40</td>
<td>μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>±5 V, ±15 V</td>
<td>50</td>
<td>125/180</td>
<td>30</td>
<td>60</td>
<td>μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Offset Voltage Drift</td>
<td>±5 V, ±15 V</td>
<td>0.2</td>
<td>1.0</td>
<td>0.2</td>
<td>0.6</td>
<td>μV/°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT BIAS CURRENT</td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±5 V, ±15 V</td>
<td>0.25</td>
<td>1.5</td>
<td>0.25</td>
<td>0.9</td>
<td>μA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>±5 V, ±15 V</td>
<td>0.5</td>
<td>3.0</td>
<td>0.25</td>
<td>2.0</td>
<td>μA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT OFFSET CURRENT</td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±5 V, ±15 V</td>
<td>100</td>
<td>400</td>
<td>80</td>
<td>200</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>±5 V, ±15 V</td>
<td>120</td>
<td>600/700</td>
<td>120</td>
<td>300</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPEN-LOOP GAIN</td>
<td>$V_{\text{OUT}} = ±10$ V</td>
<td>±15 V</td>
<td>1</td>
<td>20</td>
<td>2</td>
<td>20</td>
<td>V/μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 2$ kΩ</td>
<td>±15 V</td>
<td>1</td>
<td>6</td>
<td>2</td>
<td>10</td>
<td>V/μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±15 V</td>
<td>1</td>
<td>15</td>
<td>2</td>
<td>15</td>
<td>V/μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 600$ Ω</td>
<td>±15 V</td>
<td>1</td>
<td>5</td>
<td>2</td>
<td>7</td>
<td>V/μV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±15 V</td>
<td>14,000</td>
<td>20,000</td>
<td>14,000</td>
<td>20,000</td>
<td>V/V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>At 20 kHz$^1$</td>
<td>±15 V</td>
<td>8</td>
<td>120</td>
<td>20</td>
<td>800</td>
<td>kHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DYNAMIC PERFORMANCE</td>
<td>Gain Bandwidth Product</td>
<td>$G = 1000$</td>
<td>±15 V</td>
<td>110</td>
<td>110</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$G = 1000^2$</td>
<td>15 V</td>
<td>450</td>
<td>450</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>−3 dB Bandwidth</td>
<td>$G = 10$</td>
<td>±15 V</td>
<td>8</td>
<td>8</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Full Power Bandwidth$^1$</td>
<td>$V_{\text{OUT}} = 20$ V p-p,</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_{\text{LOAD}} = 1$ kΩ</td>
<td>±15 V</td>
<td>280</td>
<td>280</td>
<td>kHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Slew Rate</td>
<td>$R_{\text{LOAD}} = 1$ kΩ</td>
<td>±15 V</td>
<td>12.5</td>
<td>20</td>
<td>12.5</td>
<td>V/μs</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Settling Time to 0.0015%</td>
<td>10 V step</td>
<td>±15 V</td>
<td>800</td>
<td>800</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>COMMON-MODE REJECTION</td>
<td>$V_{\text{CM}} = CMVR$</td>
<td>±5 V, ±15 V</td>
<td>114</td>
<td>130</td>
<td>120</td>
<td>130</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±5 V, ±15 V</td>
<td>110</td>
<td>120</td>
<td>114</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POWER SUPPLY REJECTION</td>
<td>$V_S = ±5$ V to ±18$ V$</td>
<td>±5 V, ±15 V</td>
<td>114</td>
<td>130</td>
<td>120</td>
<td>130</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>±5 V, ±15 V</td>
<td>110</td>
<td>120</td>
<td>114</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT VOLTAGE NOISE</td>
<td>f = 0.1 Hz to 10 Hz</td>
<td>±15 V</td>
<td>50</td>
<td>50</td>
<td>nV p-p</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f = 10 Hz</td>
<td>±15 V</td>
<td>1.7</td>
<td>1.7</td>
<td>2.5</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f = 1 kHz</td>
<td>±15 V</td>
<td>0.9</td>
<td>0.9</td>
<td>1.2</td>
<td>nV/√Hz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f = 10 Hz to 1 MHz</td>
<td>±15 V</td>
<td>1.0</td>
<td>1.0</td>
<td>1.2</td>
<td>μV rms</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT CURRENT NOISE</td>
<td>f = 1 kHz</td>
<td>±15 V</td>
<td>2.0</td>
<td>2.0</td>
<td>pA/√Hz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT COMMON-MODE VOLTAGE RANGE</td>
<td>±15 V</td>
<td>±11</td>
<td>±12</td>
<td>±11</td>
<td>±12</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>±5 V</td>
<td>±2.5</td>
<td>±3</td>
<td>±2.5</td>
<td>±3</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUTPUT VOLTAGE SWING</td>
<td>$R_{\text{LOAD}} = 2$ kΩ</td>
<td>±15 V</td>
<td>±12</td>
<td>±13</td>
<td>±12</td>
<td>±13</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 600$ Ω</td>
<td>±15 V</td>
<td>±11</td>
<td>±13</td>
<td>±11</td>
<td>±13</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 600$ Ω</td>
<td>±5 V</td>
<td>±2.5</td>
<td>±3</td>
<td>±2.5</td>
<td>±3</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 600$ Ω</td>
<td>±5 V, ±15 V</td>
<td>80</td>
<td>80</td>
<td>mA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 600$ Ω</td>
<td>±5 V, ±15 V</td>
<td>30</td>
<td>50</td>
<td>mA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TOTAL HARMONIC DISTORTION</td>
<td>$R_{\text{LOAD}} = 1$ kΩ, $C_N = 50$ pF,</td>
<td>±15 V</td>
<td>−98</td>
<td>−90</td>
<td>−98</td>
<td>−90</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f = 250 kHz, 3 V rms</td>
<td>±15 V</td>
<td>−120</td>
<td>−110</td>
<td>−120</td>
<td>−110</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_{\text{LOAD}} = 1$ kΩ,</td>
<td>±15 V</td>
<td>−120</td>
<td>−110</td>
<td>−120</td>
<td>−110</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f = 20 kHz, 3 V rms</td>
<td>±15 V</td>
<td>−120</td>
<td>−110</td>
<td>−120</td>
<td>−110</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### AD797 Data Sheet

#### INPUT CHARACTERISTICS
- **Input Resistance**
  - Differential: 7.5 kΩ
  - Common Mode: 100 MΩ
- **Input Capacitance**
  - Differential: 20 pF
  - Common Mode: 5 pF

#### OUTPUT RESISTANCE
- \(AV = 1, f = 1\ \text{kHz}\)
- 3 mΩ

#### POWER SUPPLY
- **Operating Range**
- ±5 V, ±15 V
- **Quiescent Current**
- ±5 V, ±18 mA

---

### Parameter Conditions

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>AD797A</th>
<th></th>
<th>AD797B</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage (V)</td>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Min</td>
<td>Typ</td>
</tr>
<tr>
<td>Input Resistance</td>
<td></td>
<td>7.5</td>
<td>7.5 kΩ</td>
<td>7.5</td>
<td>7.5 kΩ</td>
</tr>
<tr>
<td>Differential</td>
<td></td>
<td>100</td>
<td>100 MΩ</td>
<td>100</td>
<td>100 MΩ</td>
</tr>
<tr>
<td>Common Mode</td>
<td></td>
<td>20</td>
<td>20 pF</td>
<td>20</td>
<td>20 pF</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td>5</td>
<td>5 pF</td>
<td>5</td>
<td>5 pF</td>
</tr>
<tr>
<td>Differential</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUTPUT RESISTANCE</td>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td>3 mΩ</td>
</tr>
<tr>
<td>(AV = 1, f = 1\ \text{kHz})</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POWER SUPPLY</td>
<td></td>
<td>±5</td>
<td>±18 mA</td>
<td>±5</td>
<td>±18 mA</td>
</tr>
<tr>
<td>Operating Range</td>
<td></td>
<td>±5 V, ±15 V</td>
<td>8.2</td>
<td>10.5 mA</td>
<td></td>
</tr>
<tr>
<td>Quiescent Current</td>
<td></td>
<td>±5 V, ±15 V</td>
<td>8.2</td>
<td>10.5 mA</td>
<td></td>
</tr>
</tbody>
</table>

1 Full power bandwidth = \text{slew rate/2π VPEAK}.
2 Specified using external decompensation capacitor.
3 Output current for \(|V_S − V_O| > 4\ \text{V}, \text{AOL} > 200\ \text{kΩ}\).
4 Differential input capacitance consists of 1.5 pF package capacitance and 18.5 pF from the input differential pair.
ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Ratings</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>±18 V</td>
</tr>
<tr>
<td>Input Voltage</td>
<td>±VS</td>
</tr>
<tr>
<td>Differential Input Voltage1</td>
<td>±0.7 V</td>
</tr>
<tr>
<td>Output Short-Circuit Duration</td>
<td>Indefinite within maximum internal power dissipation</td>
</tr>
<tr>
<td>Storage Temperature Range (N, R Suffix)</td>
<td>−65°C to +125°C</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>−40°C to +85°C</td>
</tr>
<tr>
<td>Lead Temperature (Soldering 60 sec)</td>
<td>300°C</td>
</tr>
</tbody>
</table>

1 The AD797 inputs are protected by back-to-back diodes. To achieve low noise, internal current-limiting resistors are not incorporated into the design of this amplifier. If the differential input voltage exceeds ±0.7 V, the input current should be limited to less than 25 mA by series protection resistors. Note, however, that this degrades the low noise performance of the device.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

THERMAL RESISTANCE

θJA is specified for the device soldered on a 4-layer JEDEC standard printed circuit board (PCB) with zero airflow for the SOIC package, and a 2-layer JEDEC standard printed circuit board (PCB) with zero airflow for the PDIP package.

<table>
<thead>
<tr>
<th>Package Type</th>
<th>θJA</th>
<th>θJC</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-Lead SOIC (R-8)</td>
<td>120</td>
<td>43</td>
<td>°C/W</td>
</tr>
<tr>
<td>8-Lead PDIP (N-8)</td>
<td>103</td>
<td>50</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 3. Input Common-Mode Voltage Range vs. Supply Voltage

Figure 4. Output Voltage Swing vs. Supply Voltage

Figure 5. Output Voltage Swing vs. Load Resistance

Figure 6. 0.1 Hz to 10 Hz Noise

Figure 7. Input Bias Current vs. Temperature

Figure 8. Short-Circuit Current vs. Temperature
Figure 9. Quiescent Supply Current vs. Supply Voltage

Figure 10. Output Voltage vs. Supply Voltage for 0.01% Distortion

Figure 11. Settling Time vs. Step Size (±)

Figure 12. Power Supply and Common-Mode Rejection vs. Frequency

Figure 13. Total Harmonic Distortion (THD) + Noise vs. Output Level

Figure 14. Large-Signal Frequency Response
Figure 21. Magnitude of Output Impedance vs. Frequency

Figure 22. Inverter Connection

Figure 23. Inverter Large-Signal Pulse Response

Figure 24. Inverter Small-Signal Pulse Response

Figure 25. Follower Connection

Figure 26. Follower Large-Signal Pulse Response
Figure 27. Follower Small-Signal Pulse Response

Figure 28. 16-Bit Settling Time Positive Input Pulse

Figure 29. 16-Bit Settling Time Negative Input Pulse

Figure 30. THD vs. Frequency
THEORY OF OPERATION

The architecture of the AD797 was developed to overcome inherent limitations in previous amplifier designs. Previous precision amplifiers used three stages to ensure high open-loop gain (see Figure 31) at the expense of additional frequency compensation components. Slew rate and settling performance are usually compromised, and dynamic performance is not adequate beyond audio frequencies. As can be seen in Figure 31, the first stage gain is rolled off at high frequencies by the compensation network. Second stage noise and distortion then appears at the input and degrade performance. The AD797, on the other hand, uses a single ultrahigh gain stage to achieve dc as well as dynamic precision. As shown in the simplified schematic (Figure 32), Node A, Node B, and Node C track the input voltage, forcing the operating points of all pairs of devices in the signal path to match. By exploiting the inherent matching of devices fabricated on the same IC chip, high open-loop gain, CMRR, PSRR, and low VOS are guaranteed by pairwise device matching (that is, NPN to NPN and PNP to PNP), not by an absolute parameter such as beta and the early voltage.

\[
\text{GAIN} = g_m \times R_1 \times 5 \times 10^6
\]

\[
\text{GAIN} = g_m \times R_1 \times A_2 \times A_3
\]

This matching benefits not just dc precision, but, because it holds up dynamically, both distortion and settling time are also reduced. This single stage has a voltage gain of \(>5 \times 10^6\) and VOS < 80 μV, while at the same time providing a THD + noise of less than −120 dB and true 16-bit settling in less than 800 ns.

The elimination of second-stage noise effects has the additional benefit of making the low noise of the AD797 (<0.9 nV/√Hz) extend to beyond 1 MHz. This means new levels of performance for sampled data and imaging systems. All of this performance as well as load drive in excess of 30 mA are made possible by the Analog Devices, Inc., advanced complementary bipolar (CB) process.

Another unique feature of this circuit is that the addition of a single capacitor, Cn (see Figure 32), enables cancellation of distortion due to the output stage. This can best be explained by referring to a simplified representation of the AD797 using idealized blocks for the different circuit elements (Figure 33).

A single equation yields the open-loop transfer function of this amplifier; solving it at Node B yields

\[
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{g_m}{\frac{C_N}{A} \frac{j\omega}{j\omega} - \frac{C_N}{A} \frac{j\omega}{j\omega}}
\]

where:

- \(g_m\) is the transconductance of Q1 and Q2.
- \(A\) is the gain of the output stage (~1).
- \(V_{\text{OUT}}\) is voltage at the output.
- \(V_{\text{IN}}\) is differential input voltage.

When \(C_n\) is equal to \(C_N\), the ideal single-pole op amp response is attained:

\[
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{g_m}{j\omega C}
\]

In Figure 33, the terms of Node A, which include the properties of the output stage, such as output impedance and distortion, cancel by simple subtraction. Therefore, the distortion cancellation does not affect the stability or frequency response of the amplifier. With only 500 µA of output stage bias, the AD797 delivers a 1 kHz sine wave into 60 Ω at 7 V rms with only 1 ppm of distortion.
NOISE AND SOURCE IMPEDANCE CONSIDERATIONS

The AD797 ultralow voltage noise of 0.9 nV/√Hz is achieved with special input transistors running at nearly 1 mA of collector current. Therefore, it is important to consider the total input-referred noise ($e_{N_{\text{total}}}$), which includes contributions from voltage noise ($e_{N}$), current noise ($i_{N}$), and resistor noise ($\sqrt{4kTR_s}$).

$$e_{N_{\text{total}}} = \left[ e_{N}^2 + 4kTR_s + (i_{N} \times R_s)^2 \right]^{1/2} \quad (1)$$

where $R_s$ is the total input source resistance.

This equation is plotted for the AD797 in Figure 34. Because optimum dc performance is obtained with matched source resistances, this case is considered even though it is clear from Equation 1 that eliminating the balancing source resistance lowers the total noise by reducing the total $R_s$ by a factor of 2.

At very low source resistance ($R_s < 50 \Omega$), the voltage noise of the amplifier dominates. As source resistance increases, the Johnson noise of $R_s$ dominates until a higher resistance of $R_s > 2 \text{k}\Omega$ is achieved; the current noise component is larger than the resistor noise.

![Figure 34. Noise vs. Source Resistance](image)

The AD797 is the optimum choice for low noise performance if the source resistance is kept <1 kΩ. At higher values of source resistance, optimum performance with respect to only noise is obtained with other amplifiers from Analog Devices (Table 5).

For up to date information, see AN-940.

Table 5. Recommended Amplifiers for Different Source Impedances

<table>
<thead>
<tr>
<th>$R_s$ (kΩ)</th>
<th>Recommended Amplifier</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 to &lt;1</td>
<td>AD8597/AD8599, AD797, ADA4004-1/ ADA4004-2/ADA4004-4, AD8671/AD8672/ AD8674</td>
</tr>
<tr>
<td>1 to &lt;10</td>
<td>AD8675/AD8676, ADA4075-2, ADA4004-1/ ADA4004-2/ADA4004-4, OP1177, OP27/OP37, OP184</td>
</tr>
<tr>
<td>10 to &lt;100</td>
<td>AD8677, OP1177, OP2177, OP4177, OP471</td>
</tr>
<tr>
<td>&gt;100</td>
<td>AD8610/AD8620, AD8605/AD8606/AD8608, ADA4627-1, OP97, AD548, AD549, AD745</td>
</tr>
</tbody>
</table>

LOW FREQUENCY NOISE

Analog Devices specifies low frequency noise as a peak-to-peak quantity in a 0.1 Hz to 10 Hz bandwidth. Several techniques can be used to make this measurement. The usual technique involves amplifying, filtering, and measuring the amplifier noise for a predetermined test time. The noise bandwidth of the filter is corrected for, and the test time is carefully controlled because the measurement time acts as an additional low frequency roll-off.

The plot in Figure 6 uses a slightly different technique: an FFT-based instrument (Figure 35) is used to generate a 10 Hz brickwall filter. A low frequency pole at 0.1 Hz is generated with an external ac coupling capacitor, which is also the instrument being dc coupled.

Several precautions are necessary to attain optimum low frequency noise performance:

- Care must be used to account for the effects of $R_s$. Even a 10 Ω resistor has 0.4 nV/√Hz of noise (an error of 9% when root sum squared with 0.9 nV/√Hz).
- The test setup must be fully warmed up to prevent $e_{OS}$ drift from erroneously contributing to input noise.
- Circuity must be shielded from air currents. Heat flow out of the package through its leads creates the opportunity for a thermoelectric potential at every junction of different metals. Selective heating and cooling of these by random air currents appears as 1/f noise and obscures the true device noise.
- The results must be interpreted using valid statistical techniques.

![Figure 35. Test Setup for Measuring 0.1 Hz to 10 Hz Noise](image)

WIDEBAND NOISE

Due to its single-stage design, the noise of the AD797 is flat over frequencies from less than 10 Hz to beyond 1 MHz. This is not true of most dc precision amplifiers, where second-stage noise contributes to input-referred noise beyond the audio frequency range. The AD797 offers new levels of performance in wideband imaging applications. In sampled data systems, where aliasing of out-of-band noise into the signal band is a problem, the AD797 outperforms all previously available IC op amps.
BYPASSING CONSIDERATIONS

Taking full advantage of the very wide bandwidth and dynamic range capabilities of the AD797 requires some precautions. First, multiple bypassing is recommended in any precision application. A 1.0 μF to 4.7 μF tantalum in parallel with 0.1 μF ceramic bypass capacitors are sufficient in most applications. When driving heavy loads, a larger demand is placed on the supply bypassing. In this case, selective use of larger values of tantalum capacitors and damping of their lead inductance with small-value (1.1 Ω to 4.7 Ω) carbon resistors can achieve an improvement. Figure 36 summarizes power supply bypassing recommendations.

THE NONINVERTING CONFIGURATION

Ultraplow noise requires very low values of the internal parasitic resistance (rBB) for the input transistors (≈ 6 Ω). This implies very little damping of input and output reactive interactions. With the AD797, additional input series damping is required for stability with direct output to input feedback. A 100 Ω resistor (R1) in the inverting input (see Figure 37) is sufficient; the 100 Ω balancing resistor (R2) is recommended but is not required for stability. The noise penalty is minimal (eNtotal ≈ 2.1 nV/√Hz), which is usually insignificant.

Low noise preamplification is usually performed in the noninverting mode (see Figure 39). For lowest noise, the equivalent resistance of the feedback network should be as low as possible. The 30 mA minimum drive current of the AD797 makes it easier to achieve this. The feedback resistors can be made as low as possible, with consideration to load drive and power consumption.

Table 6 provides some representative values for the AD797 when used as a low noise follower. Operation on 5 V supplies allows the use of a 100 Ω or less feedback network (R1 + R2). Because the AD797 shows no unusual behavior when operating near its maximum rated current, it is suitable for driving the AD600/AD602 (see Figure 51) while preserving low noise performance.

Optimum flatness and stability at noise gains > 1 sometimes require a small capacitor (C, ≈ 20 pF) in parallel with the 100 Ω resistor (Figure 38). The input source resistance and capacitance also affect the response slightly, and experimentation may be necessary for best results.

<table>
<thead>
<tr>
<th>Gain</th>
<th>R1</th>
<th>R2</th>
<th>C,</th>
<th>Noise (Excluding R,Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>1 kΩ</td>
<td>1 kΩ</td>
<td>≈ 20 pF</td>
<td>3.0 nV/√Hz</td>
</tr>
<tr>
<td>2</td>
<td>300 Ω</td>
<td>300 Ω</td>
<td>≈ 10 pF</td>
<td>1.8 nV/√Hz</td>
</tr>
<tr>
<td>10</td>
<td>33.2 Ω</td>
<td>300 Ω</td>
<td>≈ 5 pF</td>
<td>1.2 nV/√Hz</td>
</tr>
<tr>
<td>20</td>
<td>16.5 Ω</td>
<td>316 Ω</td>
<td></td>
<td>1.0 nV/√Hz</td>
</tr>
<tr>
<td>&gt;35</td>
<td>10 Ω</td>
<td>(G – 1) × 10 Ω</td>
<td></td>
<td>0.98 nV/√Hz</td>
</tr>
</tbody>
</table>

Table 6. Values for Follower with Gain Circuit
The I-to-V converter is a special case of the follower configuration. When the AD797 is used in an I-to-V converter, for example as a DAC buffer, the circuit shown in Figure 40 should be used. The value of \( C_L \) depends on the DAC, and if \( C_L \) is greater than 33 pF, a 100 \( \Omega \) series resistor is required. A bypassed balancing resistor \((R_S, C_S)\) can be included to minimize dc errors.

**THE INVERTING CONFIGURATION**

The inverting configuration (see Figure 41) presents a low input impedance, \( R_1 \), to the source. For this reason, the goals of both low noise and input buffering are at odds with one another. Nonetheless, the excellent dynamics of the AD797 makes it the preferred choice in many inverting applications, and with careful selection of feedback resistors, the noise penalties are minimal. Some examples are presented in Table 7 and Figure 41.

### Table 7. Values for Inverting Circuit

<table>
<thead>
<tr>
<th>Gain</th>
<th>( R_1 )</th>
<th>( R_2 )</th>
<th>( C_L )</th>
<th>Noise (Excluding ( R_S ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1 k( \Omega )</td>
<td>1 k( \Omega )</td>
<td>( \approx 20 ) pF</td>
<td>3.0 nV/( \sqrt{Hz} )</td>
</tr>
<tr>
<td>300 ( \Omega )</td>
<td>300 ( \Omega )</td>
<td>( \approx 10 ) pF</td>
<td>1.8 nV/( \sqrt{Hz} )</td>
<td></td>
</tr>
<tr>
<td>150 ( \Omega )</td>
<td>1500 ( \Omega )</td>
<td>( \approx 5 ) pF</td>
<td>1.8 nV/( \sqrt{Hz} )</td>
<td></td>
</tr>
</tbody>
</table>

**DRIVING CAPACITIVE LOADS**

The capacitive load driving capabilities of the AD797 are displayed in Figure 42. At gains greater than 10, usually no special precautions are necessary. If more drive is desirable, however, the circuit shown in Figure 43 should be used. For example, this circuit allows a 5000 pF load to be driven cleanly at a noise gain \( \geq 2 \).

**SETTLING TIME**

The AD797 is unique among ultralow noise amplifiers in that it settles to 16 bits (<150 \( \mu \)V) in less than 800 ns. Measuring this performance presents a challenge. A special test circuit (see Figure 44) was developed for this purpose. The input signal was obtained from a resonant reed switch pulse generator, available from Tektronix as calibration Fixture No. 067-0608-00. When open, the switch is simply 50 \( \Omega \) to ground and settling is purely a passive pulse decay and inherently flat. The low repetition rate signal was captured on a digital oscilloscope after being amplified and clamped twice. The selection of plug-in for the oscilloscope was made for minimum overload recovery.
DISTORTION REDUCTION

The AD797 has distortion performance (THD < −120 dB, at 20 kHz, 3 V rms, RL = 600 Ω) unequaled by most voltage feedback amplifiers.

At higher gains and higher frequencies, THD increases due to a reduction in loop gain. However, in contrast to most conventional voltage feedback amplifiers, the AD797 provides two effective means of reducing distortion as gain and frequency are increased: cancellation of the distortion of the output stage and gain bandwidth enhancement by decompensation. By applying these techniques, gain bandwidth can be increased to 450 MHz at G = 1000, and distortion can be held to −100 dB at 20 kHz for G = 100.

The unique design of the AD797 provides cancellation of the output stage’s distortion. To achieve this, a capacitance equal to the effective compensation capacitance, usually 50 pF, is connected between Pin 8 and the output (see C2 in Figure 45). Use of this feature improves distortion performance when the closed-loop gain is more than 10 or when frequencies of interest are greater than 30 kHz.

Bandwidth enhancement via decompensation is achieved by connecting a capacitor from Pin 8 to ground (see C1 in Figure 45). Adding C1 results in subtracting from the value of the internal compensation capacitance (50 pF), yielding a smaller effective compensation capacitance and therefore a larger bandwidth.

The benefits of adding C1 are evident for closed-loop gains of ≥100. A maximum value of ≈33 pF at gains of ≥1000 is recommended. At a gain of 1000, the bandwidth is 450 kHz.

Table 8 and Figure 46 summarize the performance of the AD797 with distortion cancellation and decompensation.

Table 8. Recommended External Compensation for Distortion Cancellation and Bandwidth Enhancement

<table>
<thead>
<tr>
<th>Gain</th>
<th>R1 (Ω)</th>
<th>R2 (Ω)</th>
<th>C1 (pF)</th>
<th>C2 (pF)</th>
<th>3 dB BW</th>
<th>C1 (pF)</th>
<th>C2 (pF)</th>
<th>3 dB BW</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>909</td>
<td>100</td>
<td>0</td>
<td>50</td>
<td>6 MHz</td>
<td>0</td>
<td>50</td>
<td>6 MHz</td>
</tr>
<tr>
<td>100</td>
<td>1 k</td>
<td>10</td>
<td>0</td>
<td>50</td>
<td>1 MHz</td>
<td>15</td>
<td>33</td>
<td>1.5 MHz</td>
</tr>
<tr>
<td>1000</td>
<td>10 k</td>
<td>10</td>
<td>0</td>
<td>50</td>
<td>110 kHz</td>
<td>33</td>
<td>15</td>
<td>450 kHz</td>
</tr>
</tbody>
</table>

Figure 46. Total Harmonic Distortion (THD) vs. Frequency at 3 V rms for Figure 45b
**Differential Line Receiver**

The differential receiver circuit of Figure 47 is useful for many applications, from audio to MRI imaging. The circuit allows extraction of a low level signal in the presence of common-mode noise. As shown in Figure 48, the AD797 provides this function with only 9 nV/√Hz noise at the output. Figure 49 shows the AD797 20-bit THD performance over the audio band and the 16-bit accuracy to 250 kHz.

![Figure 47. Differential Line Receiver](image)

![Figure 48. Output Voltage Noise Spectral Density](image)

**A General-Purpose ATE/Instrumentation I/O Driver**

The ultralow noise and distortion of the AD797 can be combined with the wide bandwidth, slew rate, and load drive of a current feedback amplifier to yield a very wide dynamic range general-purpose driver. The circuit shown in Figure 50 combines the AD797 with the AD811 in just such an application. Using the component values shown, this circuit is capable of better than −90 dB THD with a ±5 V, 500 kHz output signal. The circuit is, therefore, suitable for driving a high resolution ADC as an output driver in automatic test equipment (ATE) systems. Using a 100 kHz sine wave, the circuit drives a 600 Ω load to a level of 7 V rms with less than −109 dB THD and a 10 kΩ load at less than −117 dB THD.

![Figure 50. A General-Purpose ATE/Instrumentation I/O Driver](image)
Ultrasound/Sonar Imaging Preamp

The AD600 variable gain amplifier provides the time-controlled gain (TCG) function necessary for very wide dynamic range sonar and low frequency ultrasound applications. Under some circumstances, it is necessary to buffer the input of the AD600 to preserve its low noise performance. To optimize dynamic range, this buffer should have a maximum of 6 dB of gain. The combination of low noise and low gain is difficult to achieve. The input buffer circuit shown in Figure 51 provides 1 nV/√Hz noise performance at a gain of 2 (dc to 1 MHz) by using 26.1 Ω resistors in its feedback path. Distortion is only −50 dBc at 1 MHz for a 2 V p-p output level and drops rapidly to better than −70 dBc at an output level of 200 mV p-p.

Amorphous (Photodiode) Detector

Large area photodiodes (CS ≥ 500 pF) and certain image detectors (amorphous Si) have optimum performance when used in conjunction with amplifiers with very low voltage (rather than very low current noise). Figure 52 shows the AD797 used with an amorphous Si (CS = 1000 pF) detector. The response is adjusted for flatness using capacitor C1, and the noise is dominated by voltage noise amplified by the ac noise gain. The AD797’s excellent input noise performance gives 27 μV rms total noise in a 1 MHz bandwidth, as shown by Figure 53.

Professional Audio Signal Processing—DAC Buffers

The low noise and low distortion of the AD797 make it an ideal choice for professional audio signal processing. An ideal I-to-V converter for a current output DAC would simply be a resistor to ground, were it not for the fact that most DACs do not operate linearly with voltage on their output. Standard practice is to operate an op amp as an I-to-V converter, creating a virtual ground at its inverting input. Normally, clock energy and current steps must be absorbed by the op amp output stage. However, in the configuration shown in Figure 54, Capacitor CF shunts high frequency energy to ground while correctly reproducing the desired output with extremely low THD and IMD.
OUTLINE DIMENSIONS

Figure 56. 8-Lead Plastic Dual In-Line Package (PDIP)
Narrow Body (N-8)
Dimensions shown in inches and (millimeters)

Figure 57. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-8)
Dimensions shown in millimeters and (inches)
<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD797ANZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Plastic Dual In-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD797AR</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797AR-REEL</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797ARZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797ARZ-REEL</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797ARZ-REEL7</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797BRZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797BRZ-REEL</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
<tr>
<td>AD797BRZ-REEL7</td>
<td>−40°C to +85°C</td>
<td>8-Lead Standard Small Outline Package [SOIC_N]</td>
<td>R-8</td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.